
Electrical Characteristics
MCF5272 ColdFire
®
Integrated Microprocessor User’s Manual, Rev. 3
Freescale Semiconductor
23-19
23.6.3
MII Async Inputs Signal Timing (CRS and COL)
lists MII asynchronous inputs signal timing.
shows MII asynchronous input timings listed in
.
Figure 23-13. MII Async Inputs Timing Diagram
Table 23-13. MII Async Inputs Signal Timing
Num
Characteristic
Min
Max
Unit
M9
1
1
E_COL has the same timing in 10 Mbit 7-wire interface mode.
E_CRS, E_COL minimum pulse width
1.5
—
E_TxCLK period
E_CRS, E_COL
M9