185
CHAPTER 8 16-BIT TIMER/EVENT COUNTER
ES31 ES30 ES21 ES20 ES11 ES10
0
0
7
6
5
4
3
2
1
0
Symbol
INTM0
FFECH
00H
R/W
Address
After Reset
R/W
ES11
INTP0 Valid Edge Selection
ES10
0
Falling edge
0
0
Rising edge
1
1
Setting prohibited
0
1
Both falling and rising edges
1
ES21
INTP1 Valid Edge Selection
ES20
0
Falling edge
0
0
Rising edge
1
1
Setting prohibited
0
1
Both falling and rising edges
1
ES31
INTP2 Valid Edge Selection
ES30
0
Falling edge
0
0
Rising edge
1
1
Setting prohibited
0
1
Both falling and rising edges
1
(6) External interrupt mode register 0 (INTM0)
This register is used to set INTP0 to INTP2 valid edges.
INTM0 is set with an 8-bit memory manipulation instruction.
RESET input sets INTM0 value to 00H.
Figure 8-8. External Interrupt Mode Register 0 Format
Caution Before setting the valid edge of the INTP0/TI00/P00 pin, stop the timer operation by clearing bits
1 through 3 (TMC01 through TMC03) of the 16-bit timer mode control register (TMC0) to 0, 0, 0.
Summary of Contents for PD78056F
Page 2: ...2 MEMO ...
Page 14: ...14 MEMO ...
Page 34: ...34 MEMO ...
Page 154: ...154 MEMO ...
Page 170: ...170 MEMO ...
Page 238: ...238 MEMO ...
Page 278: ...278 MEMO ...
Page 432: ...432 MEMO ...
Page 476: ...476 MEMO ...
Page 548: ...548 MEMO ...
Page 564: ...564 MEMO ...
Page 580: ...580 MEMO ...
Page 584: ...584 MEMO ...
Page 592: ...592 MEMO ...