519
CHAPTER 23 STANDBY FUNCTION
(d) Clear upon RESET input
The HALT mode is cleared upon RESET signal input. As is the case with normal reset operation, a program
is executed after branching to the reset vector address.
Figure 23-3. HALT Mode Release by RESET Input
Remarks 1. f
X
: main system clock oscillation frequency
2. ( ): f
X
: 5.0 MHz
Table 23-2. Operation After HALT Mode Release
Release Source
MK
××
PR
××
IE
ISP
Operation
Maskable interrupt
0
0
0
×
Next address instruction execution
request
0
0
1
×
Interrupt service execution
0
1
0
1
Next address instruction execution
0
1
×
0
0
1
1
1
Interrupt service execution
1
×
×
×
HALT mode hold
Non-maskable interrupt
–
–
×
×
Interrupt service execution
request
Test input
0
–
×
×
Next address instruction execution
1
–
×
×
HALT mode hold
RESET input
–
–
×
×
Reset processing
Remark
x: Don't care
HALT
Instruction
RESET
Signal
Operating
Mode
Clock
Reset
Period
HALT Mode
Oscillation
Oscillation
Stop
Oscillation
Stabilization
Wait Status
Operating
Mode
Oscillation
Wait
(2
17
/f
x
: 26.2 ms)
Summary of Contents for PD78056F
Page 2: ...2 MEMO ...
Page 14: ...14 MEMO ...
Page 34: ...34 MEMO ...
Page 154: ...154 MEMO ...
Page 170: ...170 MEMO ...
Page 238: ...238 MEMO ...
Page 278: ...278 MEMO ...
Page 432: ...432 MEMO ...
Page 476: ...476 MEMO ...
Page 548: ...548 MEMO ...
Page 564: ...564 MEMO ...
Page 580: ...580 MEMO ...
Page 584: ...584 MEMO ...
Page 592: ...592 MEMO ...