FPGA Access, Watchdog and ENUM registers
4-19
4
I/O port offset 0Dh: FPGA register index port
A Field Programmable Gate Array (FPGA) on the CPV5000 contains the
watchdog timer and miscellaneous registers. The value written to the index
port selects which FPGA register is accessible from port offset 00Fh. Index-0
is selected at reset and is selected after any output to the FPGA data port offset
0Fh. This last feature helps to protect registers that control important board
operations.
Table 4-12. FPGA register index port
Bit
7
6
5
4
3
2
1
0
Function
Not used
FPGA register index
Table 4-13.
FPGA register index
Index bits 2-0
Index Function
0000
Reserved
0001
Reserved
0010
Reserved
0011
Watchdog index
0100
Reserved
0101
Reserved
0110
Reserved
0111
Reserved
1000
Reserved
1001
Reserved
1010
Reserved
1011
ENUM status/control
1110
ENUM storage
Summary of Contents for CPV5000
Page 1: ...CPV5000 CompactPCI Single Board Computer Installation and Reference Guide CPV5000A IH3 ...
Page 16: ...xvi ...
Page 22: ...CPV5000 Single Board Computer Overview 1 6 1 ...
Page 26: ...Getting Started 2 4 2 Figure 2 1 Installing the CPV5000 ...
Page 80: ...Functional Description 4 24 4 ...
Page 108: ...Power On Self Tests 6 18 6 ...
Page 144: ......