4-30
PCI Host Register Description
Version 2.1
Copyright © 2001, 2002, 2003 by LSI Logic Corporation. All rights reserved.
defines the PCI Memory Space [0] address map.
defines the PCI Memory Space [1] address map.
A bit level description of the PCI Memory and PCI I/O Spaces follows.
Table 4.6
PCI I/O Space Address Map
31
0
Offset
Page
0x0000
0x0004
0x0008
0x000C
0x0010
0x0014
Reserved
0x0018–0x002F
–
0x0030
0x0034
Reserved
0x0038–0x003F
–
0x0040
0x0044
Reserved
0x0048–0x007F
–
Table 4.7
PCI Memory [0] Address Map
31
0
Offset
Page
0x0000
0x0004
0x0008
0x000C
Reserved
0x0010–0x002F
–
0x0030
0x0034
Reserved
0x0038–0x003F
–
0x0040
0x0044
Reserved
0x0048–0x007F
–
Shared Memory
0x0080–
0x(Sizeof(Mem0)
−
1)
–
Table 4.8
PCI Memory [1] Address Map
31
0
Diagnostic Memory
0x0000–
0x(Sizeof(Mem1)
−
1)
Summary of Contents for LSI53C1030
Page 6: ...vi Preface Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Page 10: ...x Contents Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Page 12: ...xii Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Page 16: ...xvi Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Page 170: ......