background image

ASC Bridge Board 

 

 

Evaluation Board User Guide 
 
 

© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at 

www.latticesemi.com/legal

.  

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. 

16 

 

FPGA-EB-020

Ϯϱ

-2.0 

 

Figure A.2. ECP5 Connection 

5

5

4

4

3

3

2

2

1

1

D

D

C

C

B

B

A

A

Prototype Area

Note: Use 0.1" pictch spacing. Each connection use plated through hole for layout

ECP5 Connectors

Note: Place J2 and J3 connector on the bottom side of PCB. The silkscreen should be placed on top side.

Silkscreen : XO3

Silkscreen : ECP5

+3.3V

+3.3V

+3.3V

+3.3V

+3.3V

+3.3V

+3.3V

+12V

+5V

+3.3V

ASC0_BOARD_SENSE_O

{3}

ASC0_5V_OC_SENSE

{3}

ASC0_5V_OC_SHUTDOWN

{3}

ASC0_12V_OC_SENSE

{3}

ASC0_12V_OC_SHUTDOWN

{3}

FAN3_TACH

{4}

FAN2_TACH

{4}

FAN1_TACH

{4}

ASC0_CLK_O

{3}

ASC0_RESET

{3}

ASC0_RDAT

{3}

ASC2_CLK_O

{3}

ASC1_BOARD_SENSE_O

{3}

ASC1_5V_OC_SENSE

{3}

ASC1_5V_OC_SHUTDOWN

{3}

ASC1_12V_OC_SENSE

{3}

ASC1_12V_OC_SHUTDOWN

{3}

MANDATORY_RESET

{3}

ASC2_RESET

{3}

ASC2_5V_OC_SHUTDOWN

{3}

ASC2_5V_OC_SENSE

{3}

ASC2_RDAT

{3}

ASC2_12V_OC_SENSE

{3}

ASC2_12V_OC_SHUTDOWN

{3}

ASC1_CLK_O

{3}

ASC1_RDAT

{3}

ASC1_RESET

{3}

ASC2_BOARD_SENSE_O

{3}

ASC0_WRCLK

{3}

ASC0_WDAT

{3}

FAN3_PWM

{4}

FAN2_PWM

{4}

FAN1_PWM

{4}

ASC1_WRCLK

{3}

I2C_SDA_1

{2}

I2C_SCL_1

{2}

I2C_WRITE_EN

{3}

ASC1_WDAT

{3}

ASC2_WDAT

{3}

ASC2_WRCLK

{3}

I2C_SDA_1

{2}

I2C_SCL_1

{2}

I2C_SDA

{3}

I2C_SCL

{3}

Title

Size

Project

Rev.

Date:

Sheet

of

Lattice Semiconductor Corporation
5555 N.E. Moore Court
Hillsboro, Oregon. 97124

Designer:

ASC Bridge Board

B

ECP5 / XO3 Connection

B

2

5

Tuesday, July 11, 2017

Title

Size

Project

Rev.

Date:

Sheet

of

Lattice Semiconductor Corporation
5555 N.E. Moore Court
Hillsboro, Oregon. 97124

Designer:

ASC Bridge Board

B

ECP5 / XO3 Connection

B

2

5

Tuesday, July 11, 2017

Title

Size

Project

Rev.

Date:

Sheet

of

Lattice Semiconductor Corporation
5555 N.E. Moore Court
Hillsboro, Oregon. 97124

Designer:

ASC Bridge Board

B

ECP5 / XO3 Connection

B

2

5

Tuesday, July 11, 2017

AA12

AD3

AJ10

AF2

AG5

AF12

AH12

AC7

AK2

AG12

SW3

JS202011SCQN

2

1

3

5

4

6

AK9

AD12

AB1

J3

40-Pin Header F

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

29

30

31

32

33

34

35

36

37

38

39

40

AF9

AB7

AA10

AD4

AJ11

AF1

AE6

AE11

AC5

AJ3

AH5

AK1

J2

40-Pin Header F

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

29

30

31

32

33

34

35

36

37

38

39

40

AF3

AK8

AA2

J1

24-Pin Header M

1
2
3
4
5
6
7
8
9
10
11
12

13

14

15

16

17

18

19

20

21

22

23

24

AF8

AB8

AA11

R3

100

AK3

AD5

AE2

AE5

AA4

AC8

AJ4

AJ2

AH6

AG3

AA1

AF7

AB10

AG9

AD6

AJ12

AE1

AG6

AA5

AJ5

AC6

AJ1

AH8

AK11

AG4

SW1
Switch

1

2

3

4

AG8

AB9

AE12

AD7

R5

0

AK5

AD2

AF6

R6

10K

AA7

AJ7

AC9

AH7

AH2

AE3

AE10

AB11

AH3

AK4

AD8

AD1

AG7

AB3

AK12

AA6

AC12

AJ6

AH1

AH9

AF4

AF10

AB12

AG10

AK6

AD10

AC2

AE7

R2

2.2k

AB5

AA8

AJ8

AC10

AG2

AE4

AA3

AC4

AH10

AG11

AD9

AK7

D1
Blue

AC1

AE8

AB4

AA9

AJ9

AC11

AG1

R1

2.2k

AF5

R7

0

AF11

AH11

AC3

AH4

R4

10K

AK10

AD11

AB2

SW2
Switch

1

2

3

4

AE9

AB6

EXPCON_IO2

PB2

EXPCON_IO0

EXPCON_IO17

EXPCON_IO14

HPE_RESOUT#

CARDSEL#

EXPCON_2V5

EXPCON_OSC
EXPCON_CLKIN
EXPCON_CLKOUT

SW1

SW2

A

4

EXPCON_CLKOUT

EXPCON_2V5

EXPCON_OSC
EXPCON_CLKIN

HPE_RESOUT#
EXPCON_IO0
EXPCON_IO2
EXPCON_IO14
EXPCON_IO17
CARDSEL#

PB1

Summary of Contents for ASC Bridge Board

Page 1: ...ASC Bridge Board Evaluation Board User Guide FPGA EB 02025 2 0 September 2018...

Page 2: ...Female Header 8 8 J6 J7 and J13 D SUB25 Connector 8 9 J1 Male Header 11 10 J16 Fan 1 Header 12 11 J21 Fan 2 Header 12 12 J19 Fan 3 Header 12 13 Push Buttons 13 14 LED Indicators 13 15 Demonstration D...

Page 3: ...Table 10 1 Fan 1 Header Connection 12 Table 11 1 Fan 2 Header Connection 12 Table 12 1 Fan 3 Header Connection 12 Table 13 1 Momentary Push Buttons 13 Table C 1 ASC1 J4 MachXO3 9400 Development Board...

Page 4: ...uct names are trademarks or registered trademarks of their respective holders The specifications and information herein are subject to change without notice 4 FPGA EB 02025 2 0 Acronyms in This Docume...

Page 5: ...SC B EVN and on the Lattice web site the product name is L ASC10 Breakout Board The ASC Bridge Board does not contain any programmable logic nor does it have a USB connector for power or programming T...

Page 6: ...ugh hole prototype area Three fan connectors with PWM pulse width modulation drive circuitry Two tactile push buttons Connectors for up to three ASC Breakout Boards Expansion header for additional FPG...

Page 7: ...by either the MachXO3 9400 Development Board or the ECP5 Versa Development Board Depending on your design requirement the 5 V and 12 V power can be applied through the ASC Breakout Board after the Hot...

Page 8: ...om either the MachXO3 9400 Development Board or the ECP5 Versa Development Board to the ASC Bridge Board The female header carries both signal and power The connections for J2 and J3 are listed in App...

Page 9: ...erein are subject to change without notice FPGA EB 02025 2 0 9 Table 8 2 J13 D SUB 25 Connection J13 Header Pin Number ASC Pin Function Header Connection Header Pin Number 1 GND 2 WDAT J2 11 3 RDAT J2...

Page 10: ...ein are subject to change without notice 10 FPGA EB 02025 2 0 Table 8 3 J7 D SUB 25 Connection J7 Header Pin Number ASC Pin Function Header Connection Header Pin Number 1 GND 2 WDAT J2 27 3 RDAT J2 31...

Page 11: ...Pin Number Silkscreen Name MachXO3 9400 ECP5 45 FPGA Board Signal Name Ball Port Ball Port 1 3 3 V 2 2 5 V 3 N C 4 EXPCON_OSC Note 1 Note 2 EXPCON_OSC 5 EXPCON_CLKIN A10 PT23B A10 PT36A EXPCON_CLKIN...

Page 12: ...FPGA Board Signal Name Ball Pad Ball Pad 1 PWM Switch to GND G15 PT42D D8 PT13B EXPCON_IO42 2 Fan Power 3 Fan Tachometer F15 PT42C E8 PT13A EXPCON_IO43 Note J21 pin 1 is buffered and inverted from th...

Page 13: ...I O with a 10 k pull up resistor tied to the 3 3 V supply Depressing the button drives a logic level 0 to the device Table 13 1 Momentary Push Buttons Push Button SW MachXO3 9400 ECP5 45 FPGA Board S...

Page 14: ...02012 L ASC10 Data Sheet FPGA DS 02038 MachXO3 9400 Development Board User Guide FPGA EB 02004 ECP5 Versa Development Board User Guide FPGA EB 02021 ASC Breakout Board User Guide FPGA EB 02023 Tempera...

Page 15: ...nnector ASC2 Connector Fan Connector Prototype Area 3 3V in 12V in 5V in 12V in 5V in Use 4 layer routing including 3 3V and GND plane 12V and 5V supply distribution use thick trace All component shou...

Page 16: ...Court Hillsboro Oregon 97124 Designer ASC Bridge Board B ECP5 XO3 Connection B 2 5 Tuesday July 11 2017 Title Size Project Rev Date Sheet of Lattice Semiconductor Corporation 5555 N E Moore Court Hill...

Page 17: ...I2C_SCL 2 3 I2C_SDA 2 3 ASC1_12V_OC_SENSE 2 ASC1_12V_OC_SHUTDOWN 2 ASC1_RESET 2 ASC1_CLK_O 2 ASC1_RDAT 2 MANDATORY_RESET 2 3 Title Size Project Rev Date Sheet of Lattice Semiconductor Corporation 555...

Page 18: ...tage Select J21 FAN2 J17 FAN3 Voltage Select J19 FAN3 J18 FAN3 Filter Select 3 3V 12V 5V 3 3V 12V 5V 12V 5V 3 3V FAN1_PWM 2 FAN2_PWM 2 FAN3_PWM 2 FAN1_TACH 2 FAN2_TACH 2 FAN3_TACH 2 Title Size Project...

Page 19: ...J5 J8 J9 J10 J11 J12 J14 J15 Header_1x2 Molex 22284024 Male Header 2POS 100 9 3 J6 J7 J13 DSUB_25 TE Connectivity 5747842 3 Male 25Pin DSUB Connector 10 1 J16 Header_Fan_1x6 Molex 22272061 Male Heade...

Page 20: ...ON_IO39 C20 User Defined Table C 2 ASC2 J13 MachXO3 9400 Development Board and ASC Bridge Board Connections Bridge Board Signal Name Bridge Board J2 Pin MachXO3 Board X3 Pin MachXO3 Board Signal Name...

Page 21: ...1 15 EXPCON_IO12 C6 User Defined PB2 SW2 21 EXPCON_IO16 D8 User Defined MANDATORY_RESET 28 EXPCON_IO20 C9 User Defined FAN1_PWM 15 EXPCON_IO40 E16 User Defined FAN1_TACH 20 EXPCON_IO45 G12 User Define...

Page 22: ...39 D9 User Defined Table D 2 ASC1 J13 ECP5 Versa Development Board and ASC Bridge Board Connections Bridge Board Signal Name Bridge Bd J2 Pin ECP5 Bd X4 Pin ECP5 Versa Board Signal Name ECP5 Ball Plat...

Page 23: ...PCON_IO16 B15 User Defined MANDATORY_RESET 28 EXPCON_IO20 A16 User Defined FAN1_PWM 19 EXPCON_IO40 C7 User Defined FAN1_TACH 20 EXPCON_IO45 C6 User Defined FAN2_PWM 17 EXPCON_IO42 D8 User Defined FAN2...

Page 24: ...ders The specifications and information herein are subject to change without notice 24 FPGA EB 02025 2 0 Revision History Revision 2 0 September 2018 Section Change Summary All Changed document number...

Page 25: ...7th Floor 111 SW 5th Avenue Portland OR 97204 USA T 503 268 8000 www latticesemi com...

Reviews: