User’s Manual
305
In the case of write cycles, the chip select signals are active only around the trailing edge
of the write signal. Wait states are inserted between T1 and T2, and this will have no effect
on the duration of the chip select signals in this mode. The timing diagrams below illus-
trate the actual timing for the different divided cases. In these cases the chip selects are
active for two clock cycles before and two clock cycles after the trailing edge of the write
signal.
Figure B-12. Short Chip Select Timing: CLK/8, Write Operation
oscillator
ADDR
DATA
T1
TWA
Valid
/WEx
/CSx
clock
divide-by-8 mode
T2
Summary of Contents for Rabbit 2000
Page 2: ...Rabbit 3000 Microprocessor User s Manual 019 0108 040731 O ...
Page 9: ...Rabbit 3000 Microprocessor ...
Page 29: ...20 Rabbit 3000 Microprocessor ...
Page 64: ...User s Manual 55 5 PIN ASSIGNMENTS AND FUNCTIONS ...
Page 79: ...70 Rabbit 3000 Microprocessor ...
Page 80: ...User s Manual 71 6 RABBIT INTERNAL I O REGISTERS ...
Page 123: ...114 Rabbit 3000 Microprocessor ...
Page 137: ...128 Rabbit 3000 Microprocessor ...
Page 157: ...148 Rabbit 3000 Microprocessor ...
Page 207: ...198 Rabbit 3000 Microprocessor ...
Page 249: ...240 Rabbit 3000 Microprocessor ...
Page 255: ...246 Rabbit 3000 Microprocessor ...
Page 277: ...268 Rabbit 3000 Microprocessor ...
Page 343: ...334 Rabbit 3000 Microprocessor ...
Page 345: ......