REL 1.2
Page 11 of 82
i.MX6 Qseven PMIC SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
2.
ARCHITECTURE AND DESIGN
This section provides detailed information about the i.MX6 Qseven PMIC SOM Features and Hardware architecture
with high level block diagram. Also this section provides detailed information about Qseven edge connector &
Expansion connector’s pin assignment and usage.
2.1
i.MX6 Qseven PMIC SOM Block Diagram
CPU
i.MX6
DDR3 RAM
SPI NOR Flash
eMMC
PCIe x 1
QSEVEN
PCB Edge
Connector
(230Pin)
SATA x 1
USBOTG x 1
USB Host x 4
USB Host x 1
LVDS x 2, PWM x1
HDMI x 1
Gbit Ethernet
RGMII x 1
SD/MMC (8bit) x 1
I2C x 2
SPI x 1 (2 Chip selects)
CAN x 1, Data UART x 1
WDOGn
8 GPIOs, Status & Control Signals
PCIe Bus
SATA II
3.0Gbos
USB OTG
HS PHY
USB HOST1
HS PHY
LVDS0,
LVDS1,PWM
HDMI 1.4
10/100/1000
ENET
eSDHC1
eCSPI2
CAN1,
UART5
WDOG1
GPIOs
MMC (8bit)
SPI
DDR3 (64bit)
Micro SD
Connector
SD (4bit)
Expansion
Connector1
(80Pin header)
USB 2.0 Hub
(4Port)
Gigabit
Ethernet PHY
MMDC
eCSPI1
eSDHC4
eSDHC3
Audio x 1
AUDMUX4
UART2
LCD (24bpp) x 1, MIPI-DSI x 1
DISP0,
MIPI DSI
UART1,
UART3
ESAI, SPDIF
CSI1
KPP
UART (with CTS & RTS) x 2
ESAI x 1, SPDIF x 1
Camera2 (8bit) x 1
Keypad 3x3
3Pin Header
(Optional)
SJC
iW-RainboW-G15M-i.MX6 Qseven PMIC SOM Block Diagram
MLB
MLB x 1
EIM
Memory Bus (Address/Data Muxed)
Note:
* MLB is supported only in Automotive part.
UART x 1
2Pin Power In
(Optional)
JTAG
Power to
Peripherals
5V
Debug
CSI0
Camera1 (8bit) x 1
JTAG (Optional)
(20 Pin Header)
PMIC
RS232
Transceiver
(Optional)
Dual SPDT Switch IC
(Optional)
Expansion
Connector2
(80Pin header)
MIPI CSI
MIPI-CSI x 1
UART4
UART x 1
I2C3
I2C3 x 1
Single Bit
Inverter
WDOG
Nand Flash
(Optional)
I2C1, I2C2
RTC controller
(Optional)
Figure 1
:
i.MX6 Qseven SOM Block Diagram