Technical Reference Manual
002-29852 Rev. *B
4.13.6.15 CM4_CM4CTI_ITTRIGINACK
Description:
ITTRIGINACK Register
Address:
0xE0042EE0
Offset:
0xEE0
Retention:
Retained
IsDeepSleep:
No
Comment:
This register is a write-only register.
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
CTTRIGINACK [7:0]
Bits
15
14
13
12
11
10
9
8
Name
None [15:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0:7
CTTRIGINACK
W
R
0
Set the value of the CTTRIGINACK outputs
497
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers