![IEI Technology PCIE-9650 User Manual Download Page 156](http://html1.mh-extra.com/html/iei-technology/pcie-9650/pcie-9650_user-manual_3908919156.webp)
PCIE-9650 PICMG 1.3 CPU Card
Page 138
533MHz
Sets the DRAM frequency to 533MHz
667MHz
Sets the DRAM frequency to 667MHz
800MHz
Sets the DRAM frequency to 800MHz
Auto D
EFAULT
Automatically selects the DRAM frequency
Configure DRAM Timing by SPD [Enabled]
Use the
Configure DRAM Timing by SPD
option to determine if the system uses the
SPD
(
Serial Presence Detect) EEPROM to configure the DRAM timing. The SPD
EEPROM contains all necessary DIMM specifications including the speed of the individual
components such as CAS and bank cycle time as well as valid settings for the module and
the manufacturer's code. The SPD enables the BIOS to read the spec sheet of the DIMMs
on boot-up and then adjust the memory timing parameters accordingly.
Disabled
DRAM timing parameters are manually set using the
DRAM sub-items
Enabled D
EFAULT
DRAM timing parameter are set according to the
DRAM Serial Presence Detect (SPD)
If the
Configure DRAM Timing by SPD
option is disabled, the following configuration
options appear.
DRAM CAS# Latency [5]
DRAM RAS# to CAS# Delay [6 DRAM Clocks]
DRAM RAS# Precharge [5 DRAM Clocks]
DRAM RAS# Activate to Precha [15 DRAM Clocks]
DRAM CAS# Latency [5]
Use the
CAS Latency Time
configuration option to set the Column Address Strobe (CAS)
delay time. (To be able to change this configuration option the
DRAM Latency Timing
Summary of Contents for PCIE-9650
Page 1: ...PCIE 9650 PICMG 1 3 CPU Card Page i...
Page 19: ...PCIE 9650 PICMG 1 3 CPU Card Page 1 1 Introduction Chapter 1...
Page 25: ...PCIE 9650 PICMG 1 3 CPU Card Page 7 2 Detailed Specifications Chapter 2...
Page 28: ...PCIE 9650 PICMG 1 3 CPU Card Page 10 Figure 2 3 Data Flow Block Diagram...
Page 50: ...PCIE 9650 PICMG 1 3 CPU Card Page 32 THIS PAGE IS INTENTIONALLY LEFT BLANK...
Page 51: ...PCIE 9650 PICMG 1 3 CPU Card Page 33 3 Unpacking Chapter 3...
Page 57: ...PCIE 9650 PICMG 1 3 CPU Card Page 39 4 Connector Pinouts Chapter 4...
Page 80: ...PCIE 9650 PICMG 1 3 CPU Card Page 62 THIS PAGE IS INTENTIONALLY LEFT BLANK...
Page 81: ...PCIE 9650 PICMG 1 3 CPU Card Page 63 5 Installation Chapter 5...
Page 109: ...PCIE 9650 PICMG 1 3 CPU Card Page 91 6 BIOS Screens Chapter 6...
Page 143: ...PCIE 9650 PICMG 1 3 CPU Card Page 125 BIOS Menu 15 PCI PnP Configuration...
Page 163: ...PCIE 9650 PICMG 1 3 CPU Card Page 145 7 Introduction Chapter 7...
Page 195: ...PCIE 9650 PICMG 1 3 CPU Card Page 177 A BIOS Options Appendix A...
Page 199: ...PCIE 9650 PICMG 1 3 CPU Card Page 181 B DIO Interface Appendix B...
Page 202: ...PCIE 9650 PICMG 1 3 CPU Card Page 184 THIS PAGE IS INTENTIONALLY LEFT BLANK...
Page 203: ...PCIE 9650 PICMG 1 3 CPU Card Page 185 C Watchdog Timer Appendix C...
Page 206: ...PCIE 9650 PICMG 1 3 CPU Card Page 188 THIS PAGE IS INTENTIONALLY LEFT BLANK...
Page 207: ...PCIE 9650 PICMG 1 3 CPU Card Page 189 D Address Mapping Appendix D...
Page 210: ...PCIE 9650 PICMG 1 3 CPU Card Page 192 THIS PAGE IS INTENTIONALLY LEFT BLANK...
Page 211: ...PCIE 9650 PICMG 1 3 CPU Card Page 193 E Intel Matrix Storage Manager Appendix E...
Page 225: ...PCIE 9650 PICMG 1 3 CPU Card Page 207 F Index...