
Rev. 1.21
1�
�ove��e� ��� 2�1�
Rev. 1.21
11
�ove��e� ��� 2�1�
HT66F488/HT66F489
A/D Flash MCU with EEPROM
HT66F488/HT66F489
A/D Flash MCU with EEPROM
Pin Descriptions
Pin Name
Function
OPT
I/T
O/T
Description
PA�/OCDSDA/
SSEG6
PA�
PAWU
PAPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up and wake-up
OCDSDA
—
ST
CMOS OCDS Data/Add�ess pin� fo� EV chip only
SSEG6 SLCDC2
—
CMOS Softwa�e LCD SEG output
PA1/SSEG�
PA1
PAWU
PAPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up and wake-up
SSEG� SLCDC2
—
CMOS Softwa�e LCD SEG output
PA2/OCDSCK/
SSEG8
PA2
PAWU
PAPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up and wake-up
OCDSCK
—
ST
—
OCDS Clock pin� fo� EV chip only.
SSEG8 SLCDC2
—
CMOS Softwa�e LCD SEG output
PA3/SDO/SSEG�
PA3
PAWU
PAPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up and wake-up
SDO
—
—
CMOS SPI Data output
SSEG� SLCDC2
—
CMOS Softwa�e LCD SEG output
PA4/SDI/SDA/
SSEG1�
PA4
PAWU
PAPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up and wake-up
SDI
—
ST
—
SPI Data input
SDA
—
ST
�MOS I
2
C Data
SSEG1� SLCDC2
—
CMOS Softwa�e LCD SEG output
PA5/PTP1/SCK/
SCL/SSEG11
PA5
PAWU
PAPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up and wake-up
PTP1
TMPC�
ST
CMOS PTM1 input/output
SCK
—
ST
CMOS SPI Se�ial Clock
SCL
—
ST
�MOS I
2
C Clock
SSEG11 SLCDC2
—
CMOS Softwa�e LCD SEG output
PA6/PTCK1/SCS/
SSEG12
PA6
PAWU
PAPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up and wake-up
PTCK1
—
ST
—
PTM1 input
SCS
—
ST
CMOS SPI slave� selection
SSEG12 SLCDC2
—
CMOS Softwa�e LCD SEG output
PA�/CTCK/
SSEG13
PA�
PAWU
PAPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up and wake-up
CTCK
—
ST
—
CTM input
SSEG13 SLCDC2
—
CMOS Softwa�e LCD SEG output
PB�/PTP�/I�T4/
SSEG18
PB�
PBPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up.
PTP�
TMPC�
ST
CMOS PTM� output
I�T4
—
ST
—
Exte�nal inte��upt input
SSEG18 SLCDC3
—
CMOS Softwa�e LCD SEG output
PB1/PTCK�/
I�T1/A��/
SSEG1�
PB1
PBPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up.
PTCK�
—
ST
—
PTM� input
I�T1
—
ST
—
Exte�nal inte��upt input
A��
ACERL
A�
—
ADC input
SSEG1� SLCDC3
—
CMOS Softwa�e LCD SEG output
PB2/CTP/I�T�/
SSEG16
PB2
PBPU
ST
CMOS Gene�al pu�pose I/O. Registe� ena�le pull-up.
CTP
TMPC�
ST
CMOS CTM output
I�T�
—
ST
—
Exte�nal inte��upt input
SSEG16 SLCDC3
—
CMOS Softwa�e LCD SEG output