Rev. 1.00
98
September 11, 2018
Rev. 1.00
99
September 11, 2018
HT45F4050
A/D NFC Flash MCU
HT45F4050
A/D NFC Flash MCU
Counter Value
CCRP
CCRA
STON
STPAU
STPOL
CCRP Int.
flag STMPF
CCRA Int.
flag STMAF
STM O/P Pin
(STOC=1)
Time
Counter cleared by
CCRP
Pause
Resume
Counter Stop if
STON bit low
Counter Reset when
STON returns high
STDPX = 0; STM [1:0] = 10
PWM Duty Cycle
set by CCRA
PWM resumes
operation
Output controlled by
other pin-shared function
Output Inverts
when STPOL = 1
PWM Period set by CCRP
STM O/P Pin
(STOC=0)
PWM Output Mode – STDPX=0
Note: 1. Here STDPX=0 – Counter cleared by CCRP
2. A counter clear sets the PWM Period
3. The internal PWM function continues even when STIO [1:0]=00 or 01
4. The STCCLR bit has no influence on PWM operation