Rev. 1.00
88
September 11, 2018
Rev. 1.00
89
September 11, 2018
HT45F4050
A/D NFC Flash MCU
HT45F4050
A/D NFC Flash MCU
Counter Value
CCRP
CCRA
CTON
CTPAU
CTPOL
CTM O/P Pin
(CTOC=1)
Time
Counter cleared by
CCRP
Pause
Resume
Counter Stop if
CTON bit low
Counter Reset when
CTON returns high
PWM Duty Cycle
set by CCRA
PWM resumes
operation
Output controlled by other
pin-shared function
Output Inverts
when CTPOL = 1
PWM Period set by CCRP
CTM O/P Pin
(CTOC=0)
CCRA Int.
flag CTMAF
CCRP Int.
flag CTMPF
CTDPX = 0; CTM [1:0] = 10
PWM Output Mode – CTDPX=0
Note: 1. Here CTDPX=0 – Counter cleared by CCRP
2. A counter clear sets the PWM Period
3. The internal PWM function continues even when CTIO [1:0]=00 or 01
4. The CTCCLR bit has no influence on PWM operation