M29W800DT, M29W800DB
10/42
SIGNAL DESCRIPTIONS
See
Figure 2., Logic Diagram
, and
Table
1., Signal Names
, for a brief overview of the sig-
nals connected to this device.
Address Inputs (A0-A18). The Address Inputs
select the cells in the memory array to access dur-
ing Bus Read operations. During Bus Write opera-
tions they control the commands sent to the
Command Interface of the internal state machine.
Data Inputs/Outputs (DQ0-DQ7). The Data In-
puts/Outputs output the data stored at the selected
address during a Bus Read operation. During Bus
Write operations they represent the commands
sent to the Command Interface of the internal state
machine.
Data Inputs/Outputs (DQ8-DQ14). The Data In-
puts/Outputs output the data stored at the selected
address during a Bus Read operation when BYTE
is High, V
IH
. When BYTE is Low, V
IL
, these pins
are not used and are high impedance. During Bus
Write operations the Command Register does not
use these bits. When reading the Status Register
these bits should be ignored.
Data Input/Output or Address Input (DQ15A-
1). When BYTE is High, V
IH
, this pin behaves as
a Data Input/Output pin (as DQ8-DQ14). When
BYTE is Low, V
IL
, this pin behaves as an address
pin; DQ15A–1 Low will select the LSB of the Word
on the other addresses, DQ15A–1 High will select
the MSB. Throughout the text consider references
to the Data Input/Output to include this pin when
BYTE is High and references to the Address In-
puts to include this pin when BYTE is Low except
when stated explicitly otherwise.
Chip Enable (E). The Chip Enable, E, activates
the memory, allowing Bus Read and Bus Write op-
erations to be performed. When Chip Enable is
High, V
IH
, all other pins are ignored.
Output Enable (G). The Output Enable, G, con-
trols the Bus Read operation of the memory.
Write Enable (W). The Write Enable, W, controls
the Bus Write operation of the memory’s Com-
mand Interface.
Reset/Block Temporary Unprotect (RP). The
Reset/Block Temporary Unprotect pin can be
used to apply a Hardware Reset to the memory or
to temporarily unprotect all Blocks that have been
protected.
A Hardware Reset is achieved by holding Reset/
Block Temporary Unprotect Low, V
IL
, for at least
t
PLPX
. After Reset/Block Temporary Unprotect
goes High, V
IH
, the memory will be ready for Bus
Read and Bus Write operations after t
PHEL
or
t
RHEL
, whichever occurs last. See the Ready/Busy
Output section,
Table 15.
and
Figure 15., Reset/
Block Temporary Unprotect AC Waveforms
, for
more details.
Holding RP at V
ID
will temporarily unprotect the
protected Blocks in the memory. Program and
Erase operations on all blocks will be possible.
The transition from V
IH
to V
ID
must be slower than
t
PHPHH
.
Ready/Busy Output (RB). The Ready/Busy pin
is an open-drain output that can be used to identify
when the device is performing a Program or Erase
operation. During Program or Erase operations
Ready/Busy is Low, V
OL
. Ready/Busy is high-im-
pedance during Read mode, Auto Select mode
and Erase Suspend mode.
After a Hardware Reset, Bus Read and Bus Write
operations cannot begin until Ready/Busy be-
comes high-impedance. See
Table 15., Reset/
Block Temporary Unprotect AC Characteristics
and
Figure 15., Reset/Block Temporary Unprotect
AC Waveforms
.
The use of an open-drain output allows the Ready/
Busy pins from several memories to be connected
to a single pull-up resistor. A Low will then indicate
that one, or more, of the memories is busy.
Byte/Word Organization Select (BYTE). The
Byte/Word Organization Select pin is used to
switch between the 8-bit and 16-bit Bus modes of
the memory. When Byte/Word Organization Se-
lect is Low, V
IL
, the memory is in 8-bit mode, when
it is High, V
IH
, the memory is in 16-bit mode.
V
CC
Supply Voltage. The V
CC
Supply Voltage
supplies the power for all operations (Read, Pro-
gram, Erase etc.).
The Command Interface is disabled when the V
CC
Supply Voltage is less than the Lockout Voltage,
V
LKO
. This prevents Bus Write operations from ac-
cidentally damaging the data during power up,
power down and power surges. If the Program/
Erase Controller is programming or erasing during
this time then the operation aborts and the memo-
ry contents being altered will be invalid.
A 0.1µF capacitor should be connected between
the V
CC
Supply Voltage pin and the V
SS
Ground
pin to decouple the current surges from the power
supply. The PCB track widths must be sufficient to
carry the currents required during program and
erase operations, I
CC3
.
V
SS
Ground. The V
SS
Ground is the reference for
all voltage measurements.
117
AVR145
harman/kardon
Summary of Contents for AVR 145
Page 32: ...32 AVR145 harman kardon ...
Page 34: ...34 AVR145 harman kardon ...
Page 35: ...35 AVR145 harman kardon ...
Page 36: ...36 AVR145 harman kardon ...
Page 37: ...37 AVR145 harman kardon ...
Page 38: ...38 AVR145 harman kardon ...
Page 39: ...39 AVR145 harman kardon ...
Page 40: ...40 AVR145 harman kardon ...
Page 41: ...41 AVR145 harman kardon ...
Page 76: ...76 AVR145 harman kardon ...
Page 77: ...77 AVR145 harman kardon ...
Page 78: ...78 AVR145 harman kardon ...
Page 79: ...79 AVR145 harman kardon ...
Page 80: ...80 AVR145 harman kardon ...
Page 81: ...81 AVR145 harman kardon ...
Page 82: ...82 AVR145 harman kardon ...
Page 83: ...83 AVR145 harman kardon ...
Page 84: ...84 AVR145 harman kardon ...
Page 85: ...85 AVR145 harman kardon ...
Page 86: ...86 AVR145 harman kardon ...
Page 87: ...87 AVR145 harman kardon ...
Page 90: ...90 AVR145 harman kardon ...
Page 91: ...91 AVR145 harman kardon ...
Page 92: ...92 AVR145 harman kardon ...
Page 93: ...93 AVR145 harman kardon ...
Page 94: ...94 AVR145 harman kardon ...
Page 95: ...95 AVR145 harman kardon ...
Page 96: ...96 AVR145 harman kardon ...
Page 97: ...97 AVR145 harman kardon ...
Page 98: ...98 AVR145 harman kardon ...
Page 99: ...99 AVR145 harman kardon ...
Page 100: ...100 AVR145 harman kardon ...
Page 101: ...101 AVR145 harman kardon ...
Page 102: ...102 AVR145 harman kardon ...
Page 103: ...103 AVR145 harman kardon ...
Page 111: ...111 AVR145 harman kardon ...
Page 125: ...125 AVR145 harman kardon ...
Page 126: ...126 AVR145 harman kardon ...
Page 128: ...128 AVR145 harman kardon ...
Page 129: ...129 AVR145 harman kardon ...
Page 130: ...130 AVR145 harman kardon ...
Page 142: ...142 AVR145 harman kardon ...
Page 143: ...143 AVR145 harman kardon ...
Page 144: ...3 SCH sch 1 Mon Oct 23 17 10 00 2006 144 AVR145 harman kardon ...
Page 145: ...061023 SCH sch 3 Mon Oct 23 17 22 48 2006 145 AVR145 harman kardon ...
Page 146: ...061011 SCH sch 2 Fri Oct 13 14 43 06 2006 146 AVR145 harman kardon ...
Page 147: ...61011 SCH sch 1 Fri Oct 13 14 42 17 2006 147 AVR145 harman kardon ...
Page 148: ...1023 SCH sch 1 Mon Oct 23 17 28 12 2006 148 AVR145 harman kardon ...
Page 149: ...149 AVR145 harman kardon ...
Page 150: ...23 SCH sch 1 Mon Oct 23 17 14 10 2006 150 AVR145 harman kardon ...
Page 151: ...t 13 11 20 20 2006 151 AVR145 harman kardon ...