13/42
M29W800DT, M29W800DB
After the program operation has completed the
memory will return to the Read mode, unless an
error has occurred. When an error occurs the
memory will continue to output the Status Regis-
ter. A Read/Reset command must be issued to re-
set the error condition and return to Read mode.
Note that the Program command cannot change a
bit set at ’0’ back to ’1’. One of the Erase Com-
mands must be used to set all the bits in a block or
in the whole memory from ’0’ to ’1’.
Unlock Bypass Command. The Unlock Bypass
command is used in conjunction with the Unlock
Bypass Program command to program the memo-
ry. When the access time to the device is long (as
with some EPROM programmers) considerable
time saving can be made by using these com-
mands. Three Bus Write operations are required
to issue the Unlock Bypass command.
Once the Unlock Bypass command has been is-
sued the memory will only accept the Unlock By-
pass Program command and the Unlock Bypass
Reset command. The memory can be read as if in
Read mode.
Unlock Bypass Program Command. The Un-
lock Bypass Program command can be used to
program one address in memory at a time. The
command requires two Bus Write operations, the
final write operation latches the address and data
in the internal state machine and starts the Pro-
gram/Erase Controller.
The Program operation using the Unlock Bypass
Program command behaves identically to the Pro-
gram operation using the Program command. A
protected block cannot be programmed; the oper-
ation cannot be aborted and the Status Register is
read. Errors must be reset using the Read/Reset
command, which leaves the device in Unlock By-
pass Mode. See the Program command for details
on the behavior.
Unlock Bypass Reset Command. The Unlock
Bypass Reset command can be used to return to
Read/Reset mode from Unlock Bypass Mode.
Two Bus Write operations are required to issue the
Unlock Bypass Reset command. Read/Reset
command does not exit from Unlock Bypass
Mode.
Chip Erase Command. The Chip Erase com-
mand can be used to erase the entire chip. Six Bus
Write operations are required to issue the Chip
Erase Command and start the Program/Erase
Controller.
If any blocks are protected then these are ignored
and all the other blocks are erased. If all of the
blocks are protected the Chip Erase operation ap-
pears to start but will terminate within about 100µs,
leaving the data unchanged. No error condition is
given when protected blocks are ignored.
During the erase operation the memory will ignore
all commands. It is not possible to issue any com-
mand to abort the operation. Typical chip erase
times are given in
Table 6.
All Bus Read opera-
tions during the Chip Erase operation will output
the Status Register on the Data Inputs/Outputs.
See the section on the Status Register for more
details.
After the Chip Erase operation has completed the
memory will return to the Read Mode, unless an
error has occurred. When an error occurs the
memory will continue to output the Status Regis-
ter. A Read/Reset command must be issued to re-
set the error condition and return to Read Mode.
The Chip Erase Command sets all of the bits in un-
protected blocks of the memory to ’1’. All previous
data is lost.
Block Erase Command. The Block Erase com-
mand can be used to erase a list of one or more
blocks. Six Bus Write operations are required to
select the first block in the list. Each additional
block in the list can be selected by repeating the
sixth Bus Write operation using the address of the
additional block. The Block Erase operation starts
the Program/Erase Controller about 50µs after the
last Bus Write operation. Once the Program/Erase
Controller starts it is not possible to select any
more blocks. Each additional block must therefore
be selected within 50µs of the last block. The 50µs
timer restarts when an additional block is selected.
The Status Register can be read after the sixth
Bus Write operation. See the Status Register for
details on how to identify if the Program/Erase
Controller has started the Block Erase operation.
If any selected blocks are protected then these are
ignored and all the other selected blocks are
erased. If all of the selected blocks are protected
the Block Erase operation appears to start but will
terminate within about 100µs, leaving the data un-
changed. No error condition is given when protect-
ed blocks are ignored.
During the Block Erase operation the memory will
ignore all commands except the Erase Suspend
command. Typical block erase times are given in
Table 6.
All Bus Read operations during the Block
Erase operation will output the Status Register on
the Data Inputs/Outputs. See the section on the
Status Register for more details.
After the Block Erase operation has completed the
memory will return to the Read Mode, unless an
error has occurred. When an error occurs the
memory will continue to output the Status Regis-
ter. A Read/Reset command must be issued to re-
set the error condition and return to Read mode.
The Block Erase Command sets all of the bits in
the unprotected selected blocks to ’1’. All previous
data in the selected blocks is lost.
120
AVR145
harman/kardon
Summary of Contents for AVR 145
Page 32: ...32 AVR145 harman kardon ...
Page 34: ...34 AVR145 harman kardon ...
Page 35: ...35 AVR145 harman kardon ...
Page 36: ...36 AVR145 harman kardon ...
Page 37: ...37 AVR145 harman kardon ...
Page 38: ...38 AVR145 harman kardon ...
Page 39: ...39 AVR145 harman kardon ...
Page 40: ...40 AVR145 harman kardon ...
Page 41: ...41 AVR145 harman kardon ...
Page 76: ...76 AVR145 harman kardon ...
Page 77: ...77 AVR145 harman kardon ...
Page 78: ...78 AVR145 harman kardon ...
Page 79: ...79 AVR145 harman kardon ...
Page 80: ...80 AVR145 harman kardon ...
Page 81: ...81 AVR145 harman kardon ...
Page 82: ...82 AVR145 harman kardon ...
Page 83: ...83 AVR145 harman kardon ...
Page 84: ...84 AVR145 harman kardon ...
Page 85: ...85 AVR145 harman kardon ...
Page 86: ...86 AVR145 harman kardon ...
Page 87: ...87 AVR145 harman kardon ...
Page 90: ...90 AVR145 harman kardon ...
Page 91: ...91 AVR145 harman kardon ...
Page 92: ...92 AVR145 harman kardon ...
Page 93: ...93 AVR145 harman kardon ...
Page 94: ...94 AVR145 harman kardon ...
Page 95: ...95 AVR145 harman kardon ...
Page 96: ...96 AVR145 harman kardon ...
Page 97: ...97 AVR145 harman kardon ...
Page 98: ...98 AVR145 harman kardon ...
Page 99: ...99 AVR145 harman kardon ...
Page 100: ...100 AVR145 harman kardon ...
Page 101: ...101 AVR145 harman kardon ...
Page 102: ...102 AVR145 harman kardon ...
Page 103: ...103 AVR145 harman kardon ...
Page 111: ...111 AVR145 harman kardon ...
Page 125: ...125 AVR145 harman kardon ...
Page 126: ...126 AVR145 harman kardon ...
Page 128: ...128 AVR145 harman kardon ...
Page 129: ...129 AVR145 harman kardon ...
Page 130: ...130 AVR145 harman kardon ...
Page 142: ...142 AVR145 harman kardon ...
Page 143: ...143 AVR145 harman kardon ...
Page 144: ...3 SCH sch 1 Mon Oct 23 17 10 00 2006 144 AVR145 harman kardon ...
Page 145: ...061023 SCH sch 3 Mon Oct 23 17 22 48 2006 145 AVR145 harman kardon ...
Page 146: ...061011 SCH sch 2 Fri Oct 13 14 43 06 2006 146 AVR145 harman kardon ...
Page 147: ...61011 SCH sch 1 Fri Oct 13 14 42 17 2006 147 AVR145 harman kardon ...
Page 148: ...1023 SCH sch 1 Mon Oct 23 17 28 12 2006 148 AVR145 harman kardon ...
Page 149: ...149 AVR145 harman kardon ...
Page 150: ...23 SCH sch 1 Mon Oct 23 17 14 10 2006 150 AVR145 harman kardon ...
Page 151: ...t 13 11 20 20 2006 151 AVR145 harman kardon ...