T
ABLE OF
C
ONTENTS
CHAPTER 1: INTRODUCTION .............................................................................................................................. 1
1.0
G
ENERAL
D
ESCRIPTION
.................................................................................................................................. 1
1.1
PMC/PCI
I
NTERFACE
..................................................................................................................................... 2
1.2
L
OCAL
C
ONTROL
L
OGIC
................................................................................................................................. 2
1.3
T
RANSMIT
/R
ECEIVE
FIFO
S
............................................................................................................................ 2
1.4
U
NIVERSAL
S
ERIAL
C
ONTROLLERS
................................................................................................................ 2
1.5
M
ULTIPROTOCOL
T
RANSCEIVERS
................................................................................................................... 2
1.6
G
ENERAL
P
URPOSE
IO ................................................................................................................................... 2
1.7
C
ONNECTOR
I
NTERFACE
................................................................................................................................ 2
CHAPTER 2: LOCAL SPACE REGISTERS .......................................................................................................... 3
2.0
R
EGISTER
M
AP
............................................................................................................................................... 3
2.1
GSC
F
IRMWARE
R
EGISTERS
........................................................................................................................... 4
2.1.1
F
IRMWARE
R
EVISION
:
L
OCAL
O
FFSET
0
X
0000 .............................................................................................. 5
2.1.2
B
OARD
C
ONTROL
:
L
OCAL
O
FFSET
0
X
0004 .................................................................................................... 5
2.1.3
B
OARD
S
TATUS
:
L
OCAL
O
FFSET
0
X
0008........................................................................................................ 6
2.1.5
C
HANNEL
T
X
A
LMOST
F
LAGS
:
L
OCAL
O
FFSET
0
X
0010
/
0
X
0020
/
0
X
0030
/
0
X
0040 ..................................... 6
2.1.6
C
HANNEL
R
X
A
LMOST
F
LAGS
:
L
OCAL
O
FFSET
0
X
0014
/
0
X
0024
/
0
X
0034
/
0
X
0044 ..................................... 6
2.1.7
C
HANNEL
FIFO:
L
OCAL
O
FFSET
0
X
0018
/
0
X
0028
/
0
X
0038
/
0
X
0048 .......................................................... 6
2.1.8
C
HANNEL
C
ONTROL
/S
TATUS
:
L
OCAL
O
FFSET
0
X
001C
/
0
X
002C
/
0
X
003C
/
0
X
004C .................................... 7
2.1.9
C
HANNEL
S
YNC
D
ETECT
B
YTE
:
L
OCAL
O
FFSET
0
X
0050
/
0
X
0054
/
0
X
0058
/
0
X
005C .................................. 7
2.1.10
I
NTERRUPT
R
EGISTERS
................................................................................................................................... 8
2.1.10.1
I
NTERRUPT
C
ONTROL
:
L
OCAL
O
FFSET
0
X
0060 ...................................................................................... 9
2.1.10.2
I
NTERRUPT
S
TATUS
/C
LEAR
:
L
OCAL
O
FFSET
0
X
0064 .............................................................................. 9
2.1.10.3
I
NTERRUPT
E
DGE
/L
EVEL
&
I
NTERRUPT
H
I
/L
O
:
L
OCAL
O
FFSET
0
X
0068
/
0
X
006C ................................. 9
2.1.11
C
HANNEL
P
IN
S
OURCE
:
L
OCAL
O
FFSET
0
X
0080
/
0
X
0084
/
0
X
0088
/
0
X
008C ............................................ 10
2.1.12
C
HANNEL
P
IN
S
TATUS
:
L
OCAL
O
FFSET
0
X
0090
/
0
X
0094
/
0
X
0098
/
0
X
009C ............................................. 13
2.1.13
P
ROGRAMMABLE
C
LOCK
R
EGISTERS
:
L
OCAL
O
FFSET
0
X
00A0
/
0
X
00A4
/
0
X
00A8 .................................... 14
2.1.14
FIFO
C
OUNT
R
EGISTER
:
L
OCAL
O
FFSET
0
X
00D0
/
0
X
00D4
/
0
X
00D8
/
0
X
00DC ....................................... 14
2.1.15
FIFO
S
IZE
R
EGISTER
:
L
OCAL
O
FFSET
0
X
00E0
/
0
X
00E4
/
0
X
00E8
/
0
X
00EC ............................................. 14
2.1.16
F
EATURES
R
EGISTER
:
L
OCAL
O
FFSET
0
X
00FC ............................................................................................ 14
2.2
U
NIVERSAL
S
ERIAL
C
ONTROLLER
R
EGISTERS
.............................................................................................. 15
2.2.1
USC
R
ESET
.................................................................................................................................................. 15
2.2.2
8-B
IT
USC
R
EGISTER
A
CCESS
...................................................................................................................... 15
2.2.3
USC
D
ATA
T
RANSFER
.................................................................................................................................. 15
2.2.4
USC
R
EGISTER
M
EMORY
M
AP
..................................................................................................................... 16
CHAPTER 3: PROGRAMMING ........................................................................................................................... 17
3.0
I
NTRODUCTION
............................................................................................................................................. 17
3.1
R
ESETS
......................................................................................................................................................... 17
3.2
FIFO
A
LMOST
F
LAGS
................................................................................................................................... 17
3.3
PCI
DMA ..................................................................................................................................................... 18
3.4
I
NTERRUPTS
................................................................................................................................................. 18
3.5
C
LOCK
S
ETUP
............................................................................................................................................... 19
3.6
P
ROGRAMMABLE
O
SCILLATOR
/
P
ROGRAMMABLE
C
LOCKS
......................................................................... 20
3.7
M
ULTIPROTOCOL
T
RANSCEIVER
C
ONTROL
.................................................................................................. 21
3.8
DCE/DTE
M
ODE
......................................................................................................................................... 21
3.9
G
ENERAL
P
URPOSE
IO ................................................................................................................................. 21
CHAPTER 4: PCI INTERFACE ............................................................................................................................ 22
4.0
PCI
I
NTERFACE
R
EGISTERS
.......................................................................................................................... 22
4.1
PCI
R
EGISTERS
............................................................................................................................................. 22