5.3 Host Commands
*10 Word 64: Advance PIO transfer mode support status
Bits 15-8: Reserved
Bits 7-0: Advance PIO transfer mode
Bit 1:
'1' = Mode 4 supported
Bit 0:
'1' = Mode 3 supported
*11 WORD 75: X ' 001F ' (32)
*12 WORD 76
Bits 15-11: Reserved
Bit 10:
'1' = Supports the PHY event counter.
Bit 9:
'1' = Supports the Power Management initiation request from
the host system.
Bit 8:
'1' = Supports the Native command queueing.
Bits 7-4: Reserved
Bit 3:
Reserved for SATA
Bit 2:
'1' = Supports the Gen-2 signaling speed.
Bit 1:
'1' = Supports the Gen-1 signaling speed (1.5Gbps)
Bit 0: Reserved
C141-E249
5-111
Summary of Contents for MHW2040BS
Page 1: ...C141 E249 01EN MHW2120BS MHW2100BS MHW2080BS MHW2060BS MHW2040BS DISK DRIVES PRODUCT MANUAL ...
Page 4: ...This page is intentionally left blank ...
Page 8: ...This page is intentionally left blank ...
Page 10: ...This page is intentionally left blank ...
Page 12: ...This page is intentionally left blank ...
Page 42: ...This page is intentionally left blank ...
Page 54: ...This page is intentionally left blank ...
Page 74: ...This page is intentionally left blank ...
Page 86: ...Interface Figure 5 2 Example of the circuit for driving Ready LED 5 12 C141 E249 ...
Page 256: ...This page is intentionally left blank ...
Page 278: ...This page is intentionally left blank ...
Page 282: ...This page is intentionally left blank ...
Page 284: ...This page is intentionally left blank ...
Page 292: ...This page is intentionally left blank ...
Page 294: ......
Page 295: ......
Page 296: ......