FabiaTech Corporation
24
Chipset Features Setup
This section describes the configuration of the board’s chipset features.
DRAM Timing Selectable
SPD represents Serial Presence Detect. It is an 8-bit, 2048 bits EEPROM, built on the
SDRAM for different frequencies. If the installed SDRAM supports SPD function,
select SPD. If not, you can select based on other access time of the SDRAM.
Available Options: By SPD, Manual
Default setting: By SPD
CAS Latency Time
This field specifies the latency for the Synchronous DRAM system memory signals.
Available Options: 2.5, 2
Default setting: 2.5
Active to Precharge Delay
This field specifies control the number of DRAM for an access cycles.
Available Options: 7,6,5
Default setting: 7
Summary of Contents for FX5612
Page 5: ...v ...
Page 51: ...FabiaTech Corporation 46 ...
Page 68: ...FabiaTech Corporation 63 Appendix Dimension 249 174 72 4 5 1 2 ...