S1C63358 TECHNICAL MANUAL
EPSON
21
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Memory Map)
Table 4.1.1 (e) I/O memory map (FFC2H–FFD3H)
Address
Comment
D3
D2
Register
D1
D0
Name
Init
∗
1
1
0
PTPS01
PTPS00
PTRST0
∗
3
PTRUN0
0
0
–
∗
2
0
Reset
Run
Invalid
Stop
Prescaler 0
division ratio
selection
Timer 0 reset (reload)
Timer 0 Run/Stop
W
R/W
R/W
FFC2H
PTPS01 PTPS00 PTRST0 PTRUN0
0
1/1
1
1/4
2
1/32
3
1/256
[PTPS01, 00]
Division ratio
PTPS11
PTPS10
PTRST1
∗
3
PTRUN1
0
0
–
∗
2
0
Reset
Run
Invalid
Stop
Prescaler 1
division ratio
selection
Timer 1 reset (reload)
Timer 1 Run/Stop
W
R/W
R/W
FFC3H
PTPS11 PTPS10 PTRST1 PTRUN1
RLD03
RLD02
RLD01
RLD00
0
0
0
0
MSB
Programmable timer 0 reload data (low-order 4 bits)
LSB
R/W
FFC4H
RLD03
RLD02
RLD01
RLD00
RLD07
RLD06
RLD05
RLD04
0
0
0
0
MSB
Programmable timer 0 reload data (high-order 4 bits)
LSB
R/W
FFC5H
RLD07
RLD06
RLD05
RLD04
RLD13
RLD12
RLD11
RLD10
0
0
0
0
MSB
Programmable timer 1 reload data (low-order 4 bits)
LSB
R/W
FFC6H
RLD13
RLD12
RLD11
RLD10
RLD17
RLD16
RLD15
RLD14
0
0
0
0
MSB
Programmable timer 1 reload data (high-order 4 bits)
LSB
R/W
FFC7H
RLD17
RLD16
RLD15
RLD14
PTD03
PTD02
PTD01
PTD00
0
0
0
0
MSB
Programmable timer 0 data (low-order 4 bits)
LSB
R
FFC8H
PTD03
PTD02
PTD01
PTD00
PTD07
PTD06
PTD05
PTD04
0
0
0
0
MSB
Programmable timer 0 data (high-order 4 bits)
LSB
R
FFC9H
PTD07
PTD06
PTD05
PTD04
PTD13
PTD12
PTD11
PTD10
0
0
0
0
MSB
Programmable timer 1 data (low-order 4 bits)
LSB
R
FFCAH
PTD13
PTD12
PTD11
PTD10
PTD17
PTD16
PTD15
PTD14
0
0
0
0
MSB
Programmable timer 1 data (high-order 4 bits)
LSB
R
FFCBH
PTD17
PTD16
PTD15
PTD14
ADRUN
ADCLK
CHS1
CHS0
0
0
0
0
Start
OSC3
Invalid
OSC1
W
R/W
FFD0H
ADRUN ADCLK
CHS1
CHS0
PAD3
PAD2
PAD1
PAD0
0
0
0
0
Enable
Enable
Enable
Enable
Disable
Disable
Disable
Disable
R/W
FFD1H
PAD3
PAD2
PAD1
PAD0
ADDR3
ADDR2
ADDR1
ADDR0
–
∗
2
–
∗
2
–
∗
2
–
∗
2
R
FFD2H
ADDR3 ADDR2 ADDR1 ADDR0
ADDR7
ADDR6
ADDR5
ADDR4
–
∗
2
–
∗
2
–
∗
2
–
∗
2
R
FFD3H
ADDR8 ADDR6 ADDR5 ADDR4
0
1/1
1
1/4
2
1/32
3
1/256
[PTPS11, 10]
Division ratio
A/D Run/Off control
A/D input clock selection
A/D input
channel
selection
P43 input channel enable/disable control
P42 input channel enable/disable control
P41 input channel enable/disable control
P40 input channel enable/disable control
A/D converted data (D0–D3)
A/D converted data (D4–D7)
0
P40
1
P41
3
P43
2
P42
[CHS1, 0]
Input channel