
D
S
21354 &
D
S
2155
4
10 of 117
DS21354
/554
BLOCK DI
A
G
R
A
M
Figure 3
-1
Receive Side
Framer
Transmit Side
Formatter
Elastic
Store
TSYNC
TCLK
TCHCLK
TSER
TCHBLK
RCHCLK
RCHBLK
RMSYNC
TSSYNC
TSYSCLK
RSER
RSYSCLK
RSYNC
RFSYNC
TLINK
TLCLK
Timing
Control
Elastic
Store
Sync Control
Timing Control
RLOS/LOTC
Signaling
Buffer
Hardware
Signaling
Insertion
TSIG
RSIGF
RCL
L
o
c
a
l Lo
op
ba
c
k
TRING
TTIP
Ji
tte
r A
tte
nu
at
or
Ei
the
r tra
n
s
m
it
or re
c
e
iv
e
pa
th
Re
c
e
iv
e
Li
ne
I
/F
Cl
ock
/
D
a
ta
Re
co
v
e
ry
RRING
RTIP
R
e
m
o
te
L
o
op
ba
c
k
VCO / PLL
MC
L
K
8X
C
L
K
8MCLK
8.192MHz Clock
Synthesizer
32.768MHz
16
.3
84
M
H
z
XT
A
L
D
RCLK
RP
OS
O
RN
EG
O
RN
EG
I
RPO
S
I
TP
O
S
I
TN
E
G
I
TN
E
G
O
TP
O
S
O
TESO
TDATA
RC
LKO
RC
L
K
I
RDATA
TC
L
K
I
TCL
K
O
LIUC
LI
U
C
Parallel & Test Control Port
(routed to all blocks)
D0
to
D
7
/
A
D
0
to
AD
7
BTS
INT
*
WR*
(R/
W*)
RD
*(D
S
*)
CS
*
T
EST
AL
E(A
S
) /
A7
A0
to
A6
MUX
8
7
Interleave
Bus
CI
RSYSCLK
Interleave
Bus
MUX
MUX
T
ra
n
s
m
it
L
in
e
I/
F
DATA
CLOCK
SYNC
F
ra
m
e
r Lo
op
ba
ck
HDLC/BOC
Controller
Sa / DS0
LOTC
MUX
HDLC/BOC
Controller
Sa / DS0
SYNC
CLOCK
DATA
CO
JTAG PORT
J
R
S
T
*
JT
MS
JT
CL
K
JT
DI
JT
D
O
RLINK
RLCLK
RSIG
Sa