background image

 

CY7C1231H

Document #: 001-00207 Rev. *B

Page 3 of 12

Pin Definitions

 

Name

I/O

Description

A

0

, A

1

, A

Input-

Synchronous

Address Inputs used to select one of the 128K address locations

. Sampled at the rising edge of 

the CLK. A

[1:0]

 are fed to the two-bit burst counter.

BW

[A:B]

Input-

Synchronous

Byte Write Inputs, active LOW

. Qualified with WE to conduct writes to the SRAM. Sampled on the 

rising edge of CLK.

WE

Input-

Synchronous

Write Enable Input, active LOW

. Sampled on the rising edge of CLK if CEN is active LOW. This 

signal must be asserted LOW to initiate a write sequence.

ADV/LD

Input-

Synchronous

Advance/Load Input

. Used to advance the on-chip address counter or load a new address. When 

HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a new address 
can be loaded into the device for an access. After being deselected, ADV/LD should be driven LOW 
in order to load a new address.

CLK

Input-Clock

Clock Input

. Used to capture all synchronous inputs to the device. CLK is qualified with CEN. CLK 

is only recognized if CEN is active LOW.

CE

1

Input-

Synchronous

Chip Enable 1 Input, active LOW

. Sampled on the rising edge of CLK. Used in conjunction with 

CE

2

, and CE

3

 to select/deselect the device.

CE

2

Input-

Synchronous

Chip Enable 2 Input, active HIGH

. Sampled on the rising edge of CLK. Used in conjunction with 

CE

and CE

3

 to select/deselect the device. 

CE

3

Input-

Synchronous

Chip Enable 3 Input, active LOW

. Sampled on the rising edge of CLK. Used in conjunction with 

CE

1

 and

 

CE

to select/deselect the device.

 

OE

Input-

Asynchronous

Output Enable, asynchronous input, active LOW

. Combined with the synchronous logic block 

inside the device to control the direction of the I/O pins. When LOW, the I/O pins are allowed to behave 
as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input data pins. OE is masked 
during the data portion of a write sequence, during the first clock when emerging from a deselected 
state, when the device has been deselected. 

CEN

Input-

Synchronous

Clock Enable Input, active LOW

. When asserted LOW the Clock signal is recognized by the SRAM. 

When deasserted HIGH the Clock signal is masked. Since deasserting CEN does not deselect the 
device, CEN can be used to extend the previous cycle when required.

ZZ

Input-

Asynchronous

ZZ “sleep” Input

. This active HIGH input places the device in a non-time critical “sleep” condition 

with data integrity preserved. During normal operation, this pin has to be low or left floating. ZZ pin has 
an internal pull-down.

DQ

s

I/O-

Synchronous

Bidirectional Data I/O Lines

. As inputs, they feed into an on-chip data register that is triggered by 

the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified 
by address during the clock rise of the read cycle. The direction of the pins is controlled by OE and 
the internal control logic. When OE is asserted LOW, the pins can behave as outputs. When HIGH, 
DQ

and DQP

[A:B]

 are placed in a tri-state condition. The outputs are automatically tri-stated during 

the data portion of a write sequence, during the first clock when emerging from a deselected state, 
and when the device is deselected, regardless of the state of OE.

DQP

[A:B]

I/O-

Synchronous

Bidirectional Data Parity I/O Lines

. Functionally, these signals are identical to DQ

s

. During write 

sequences, DQP

[A:B]

 is controlled by BW

correspondingly.

Mode

Input

Strap Pin

Mode Input

. Selects the burst order of the device. When tied to Gnd selects linear burst sequence. When 

tied to V

DD

 or left floating selects interleaved burst sequence.

V

DD

Power Supply

Power supply inputs to the core of the device

V

DDQ

I/O Power 

Supply

Power supply for the I/O circuitry

V

SS

Ground

Ground for the device

NC

No Connects

. Not Internally connected to the die. 4M, 9M, 18M, 36M, 72M, 144M, 288M, 576M, and 

1G are address expansion pins and are not internally connected to the die.

[+] Feedback 

Summary of Contents for CY7C1231H

Page 1: ...g transferred on every clock cycle This feature dramatically improves the throughput of data through the SRAM especially in systems that require frequent Write Read transitions All synchronous inputs...

Page 2: ...NC VSS VDDQ NC NC NC NC NC NC VDDQ VSS NC NC DQB DQB VSS VDDQ DQB DQB NC VDD NC VSS DQB DQB VDDQ VSS DQB DQB DQPB NC VSS VDDQ NC NC NC A A CE 1 CE 2 NC NC BW B BW A CE 3 V DD V SS CLK WE CEN OE NC 18...

Page 3: ...uring the data portion of a write sequence during the first clock when emerging from a deselected state when the device has been deselected CEN Input Synchronous Clock Enable Input active LOW When ass...

Page 4: ...HIGH input on ADV LD will increment the internal burst counter regardless of the state of Chip Enable inputs or WE WE is latched at the beginning of a burst cycle Therefore the type of access Read or...

Page 5: ...READ Continue Burst Next X X X L H X X H L L H Tri State WRITE Cycle Begin Burst External L H L L L L L X L L H Data In D WRITE Cycle Continue Burst Next X X X L H X L X L L H Data In D NOP WRITE ABO...

Page 6: ...H Voltage for 3 3V I O 2 0 VDD 0 3V V for 2 5V I O 1 7 VDD 0 3V VIL Input LOW Voltage 9 for 3 3V I O 0 3 0 8 V for 2 5V I O 0 3 0 7 IX Input Leakage Current except ZZ and MODE GND VI VDDQ 5 5 A Input...

Page 7: ...ow standard test methods and procedures for measuring thermal impedance per EIA JESD51 30 32 C W JC Thermal Resistance Junction to Case 6 85 C W AC Test Loads and Waveforms Note 11 Tested initially an...

Page 8: ...after CLK Rise 0 5 ns tWEH WE BW A B Hold after CLK Rise 0 5 ns tCENH CEN Hold after CLK Rise 0 5 ns tDH Data Input Hold after CLK Rise 0 5 ns tCEH Chip Enable Hold after CLK Rise 0 5 ns Notes 12 Tim...

Page 9: ...nce is determined by the status of the MODE 0 Linear 1 Interleaved Burst operations are optional WRITE D A1 1 2 3 4 5 6 7 8 9 CLK tCYC tCL tCH 10 CE tCEH tCES WE CEN tCENH tCENS BW A B ADV LD tAH tAS...

Page 10: ...uth Table for all possible signal conditions to deselect the device 23 I Os are in tri state when exiting ZZ sleep mode Switching Waveforms continued READ Q A3 4 5 6 7 8 9 10 A3 A4 A5 D A4 1 2 3 CLK C...

Page 11: ...ZBT is a trademark of Integrated Device Technology Inc All product and company names mentioned in this document are the trademarks of their respective holders Ordering Information Not all of the spee...

Page 12: ...conductor Corporation on Page 1 from 3901 North First Street to 198 Champion Court Removed 100 MHz Speed bin Changed Three State to Tri State Modified Input Load to Input Leakage Current except ZZ and...

Reviews: