background image

CY62158E MoBL

®

8-Mbit (1M x 8) Static RAM

Cypress Semiconductor Corporation

198 Champion Court

San Jose

,

CA 95134-1709

408-943-2600

Document #: 38-05684 Rev. *D

 Revised June 16, 2008

Features

Very high speed: 45 ns

Wide voltage range: 4.5V – 5.5V

Ultra low active power

Typical active current:1.8 mA @ f = 1 MHz

Typical active current: 18 mA @ f = f

max 

Ultra low standby power

Typical standby current: 2 

μ

A

Maximum standby current: 8 

μ

A

 

Easy memory expansion with CE

1

, CE

and OE features

Automatic power down when deselected

CMOS for optimum speed and power

Offered in Pb-free 44-Pin TSOP II package

Functional Description

The CY62158E MoBL

®

 is a high performance CMOS static RAM

organized as 1024K words by 8 bits. This device features
advanced circuit design to provide ultra low active current. This

is ideal for providing More Battery Life™ (MoBL

®

) in portable

applications such as cellular telephones. The device also has an
automatic power down feature that significantly reduces power
consumption. Placing the device into standby mode reduces
power consumption significantly when deselected (CE

HIGH or

CE

2

 LOW). 

To write to the device, take Chip Enables (CE

LOW and CE

2

HIGH) and Write Enable (WE) input LOW. Data on the eight IO
pins (IO

0

 through IO

7

) is then written into the location specified

on the address pins (A

0

 through A

19

).

To read from the device, take Chip Enables (CE

LOW and CE

2

HIGH) and OE LOW while forcing the WE HIGH. Under these
conditions, the contents of the memory location specified by the
address pins appear on the IO pins. 

The eight input and output pins (IO

0

 through IO

7

) are placed in

a high impedance state when the device is deselected (CE

1

HIGH or CE

2

 LOW), the outputs are disabled (OE HIGH), or a

write operation is in progress (CE

LOW and CE

2

 HIGH and WE

LOW). See the 

Truth Table

 on page 8 for a complete description

of read and write modes.

For best practice recommendations, refer to the Cypress 
application note 

AN1064, SRAM System Guidelines

.

A0

IO0

IO7

IO1
IO2
IO3
IO4
IO5
IO6

A1

A2

A3

A4

A5

A6

A7

A8

A9

SENSE AMPS

POWER

 DOWN

WE

OE

A

13

A

14

A

15

A

16

ROW DECODER

COLUMN DECODER

1024K x 8

ARRAY

DATA IN DRIVERS

A10

A11

A

17

CE1

CE2

A12

A

18

A

19

Logic Block Diagram

[+] Feedback 

Summary of Contents for CY62158E

Page 1: ...e device into standby mode reduces power consumption significantly when deselected CE1 HIGH or CE2 LOW To write to the device take Chip Enables CE1 LOW and CE2 HIGH and Write Enable WE input LOW Data...

Page 2: ...5 1 8 3 18 25 2 8 1 2 3 4 5 6 7 8 9 11 14 31 32 36 35 34 33 37 40 39 38 12 13 41 44 43 42 16 15 29 30 A5 18 17 20 19 23 28 25 24 22 21 27 26 A6 A7 A4 A3 A2 A1 A0 A17 A18 A10 A11 A12 A13 A15 A16 A14 OE...

Page 3: ...rrent f fMAX 1 tRC VCC VCCmax IOUT 0 mA CMOS levels 18 25 mA f 1 MHz 1 8 3 mA ISB1 Automatic CE Power down Current CMOS Inputs CE1 VCC 0 2V CE2 0 2V VIN VCC 0 2V VIN 0 2V f fMAX Address and Data Only...

Page 4: ...V 8 A tCDR 7 Chip Deselect to Data Retention Time 0 ns tR 8 Operation Recovery Time tRC ns Figure 3 Data Retention Waveform 3V VCC OUTPUT R2 100 pF INCLUDING JIG AND SCOPE GND 90 10 90 10 Rise Time 1...

Page 5: ...ns tSD Data Setup to Write End 25 ns tHD Data Hold from Write End 0 ns tHZWE WE LOW to High Z 10 11 18 ns tLZWE WE HIGH to Low Z 10 10 ns Notes 9 Test conditions for all parameters other than tri stat...

Page 6: ...14 15 Figure 5 Read Cycle No 2 ADDRESS DATA OUT PREVIOUS DATA VALID DATA VALID tRC tAA tOHA 50 50 DATA VALID tRC tACE tDOE tLZOE tLZCE tPU HIGH IMPEDANCE tHZOE tHZCE tPD HIGH ICC ISB IMPEDANCE OE CE1...

Page 7: ...Switching Waveforms continued tHD tSD tPWE tSA tHA tAW tSCE tWC tHZOE VALID DATA NOTE 18 CE1 ADDRESS CE2 WE DATA IO OE tWC VALID DATA tAW tSA tPWE tHA tHD tSD tSCE CE1 ADDRESS CE2 WE DATA IO OE Notes...

Page 8: ...L X X High Z Deselect Power Down Standby ISB L H H L Data Out Read Active ICC L H H H High Z Output Disabled Active ICC L H L X Data in Write Active ICC Ordering Information Speed ns Ordering Code Pa...

Page 9: ...CY62158E MoBL Document 38 05684 Rev D Page 9 of 10 Package Diagrams Figure 9 44 Pin TSOP II 51 85087 51 85087 A Feedback...

Page 10: ...Y KIND EXPRESS OR IMPLIED WITH REGARD TO THIS MATERIAL INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE Cypress reserves the right to make ch...

Reviews: