5
5
4
4
3
3
2
2
1
1
D
D
C
C
B
B
A
A
TDI_FPGA
DATA0
DCLK
nCSO
ASDO_FPGA
MSEL0
MSEL1
MSEL2
MSEL3
MSEL0
MSEL1
MSEL2
MSEL3
nCE
nIO_PULLUP
nIO_PULLUP
TDO
TDI
TMS
TCK
TRST
nCONFIG
CLK_12M_FPGA
TDI_FPGA
TDI
TDO_BYTEB
TDO
TCK_BYTEB
TCK
TMS_BYTEB
TMS
CLK_12M_R
nCE
nCSO
DCLK
CONF_DONE
nCONFIG
DATA0
ASDO_FPGA
TCK_BYTEB
TDO_BYTEB
TMS_BYTEB
FPGA_PLL6OUTp
nCE
nCSO
DCLK
ASDO_FPGA
MPIOB24
FPGA_PLL6FBp
FPGA_PLL5OUTp
FPGA_PLL5FBp
RESET_FPGA#
CONF_DONE
TDO_CAP9
TDO_FPGA
TMS_ICE
TCK_ICE
nCE_CAP9
DCLK_CAP9
ASDO_CAP9
nCSO_CAP9
NTRST
3V3
3V3
3V3
3V3
3V3
VCCIO7
VCCIO7
VCCIO8
3V3
VCCIO4
3V3
3V3
MPIOB24
Projet / Project
Format
Référence / Reference
Rév.
Date:
Page
de / of
Dessinateur / Drawer
Schéma électronique / Schematic
Rév.
Date
Auteur
Historique / Background history
2, Chemin du Ruisseau BP 121
69136 Ecully
Tél : 04 72 18 08 40
Fax : 04 72 18 08 41
www.adeneo.adetelgroup.com
ADEC101389001
C02
13
21
Tuesday, May 20, 2008
O. Boitet
FPGA CLOCK & CONFIG
CAP9-STK
C02 21/05/08
OBO
Création
A3
Projet / Project
Format
Référence / Reference
Rév.
Date:
Page
de / of
Dessinateur / Drawer
Schéma électronique / Schematic
Rév.
Date
Auteur
Historique / Background history
2, Chemin du Ruisseau BP 121
69136 Ecully
Tél : 04 72 18 08 40
Fax : 04 72 18 08 41
www.adeneo.adetelgroup.com
ADEC101389001
C02
13
21
Tuesday, May 20, 2008
O. Boitet
FPGA CLOCK & CONFIG
CAP9-STK
C02 21/05/08
OBO
Création
A3
Projet / Project
Format
Référence / Reference
Rév.
Date:
Page
de / of
Dessinateur / Drawer
Schéma électronique / Schematic
Rév.
Date
Auteur
Historique / Background history
2, Chemin du Ruisseau BP 121
69136 Ecully
Tél : 04 72 18 08 40
Fax : 04 72 18 08 41
www.adeneo.adetelgroup.com
ADEC101389001
C02
13
21
Tuesday, May 20, 2008
O. Boitet
FPGA CLOCK & CONFIG
CAP9-STK
C02 21/05/08
OBO
Création
A3
FPGA Clock & Configuration
JTAG
AS MODE CONFIGURATION
CONFIGURATION SCHEME
Fast AS (40 MHz)
Remote system upgrade fast AS (40 MHz)
AS (20 MHz)
Remote system upgrade AS (20 MHz)
MSEL0
MSEL1
MSEL2
MSEL3
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
W EAK PULLUP ENABLED
R209
10K
R209
10K
R203
1K
R203
1K
TP57
TP57
TP53
TP53
C280
100nF
C280
100nF
1
2
J65
HE10_MD_2X5
J65
HE10_MD_2X5
2
2
4
4
6
6
8
8
10
10
1
1
3
3
5
5
7
7
9
9
R207
10K
NC
R207
10K
NC
J69
J69
TP56
TP56
R217
0R
NC
R217
0R
NC
R194
10K
NC
R194
10K
NC
R199
10K
R199
10K
R215
1K
NC
R215
1K
NC
C281
100nF
C281
100nF
1
2
C278
10nF
C278
10nF
1
2
R202
1K
R202
1K
C276
10nF
C276
10nF
1
2
J62
1X3PTS_MD_2MM54
J62
1X3PTS_MD_2MM54
1
2
3
R218
0R
NC
R218
0R
NC
TP50
TP50
C288
10pF
C288
10pF
1
2
Y5
K3750HBE-12MHz
Y5
K3750HBE-12MHz
VCC
4
GND
2
OE
1
OUT
3
J64
1X3PTS_MD_2MM54
J64
1X3PTS_MD_2MM54
1
2
3
TP54
TP54
R193
10K
NC
R193
10K
NC
J61
1X3PTS_MD_2MM54
J61
1X3PTS_MD_2MM54
1
2
3
R221
0R
R221
0R
R213
1K
R213
1K
R201
1K
R201
1K
TP49
TP49
R212
0R
R212
0R
C292
1UF_16V
C292
1UF_16V
1
2
L25
BLM18PG600
L25
BLM18PG600
1
2
R219
0R
NC
R219
0R
NC
R200
10K
NC
R200
10K
NC
R210
1K
R210
1K
R196
1K
R196
1K
R220
0R
R220
0R
R208
10K
NC
R208
10K
NC
OPTIONS
EP2S15F484
U19J
OPTIONS
EP2S15F484
U19J
nCSO
D11
ASDO
G12
CRC_ERROR
E12
DEV_CLRn
W11
DEV_OE
V12
DATA0
E13
DATA1
H12
DATA2
D17
DATA3
A19
DATA4
E16
DATA5
E17
DATA6
B19
DATA7
D18
INIT_DONE
E18
nCS
W12
CS
T16
nRS
W17
nWS
V16
CLKUSR
U16
RDYnBSY
F17
PGM0
H11
PGM1
E11
PGM2
D12
RUnLU
V11
J57
HE10_MD_2X5
J57
HE10_MD_2X5
2
2
4
4
6
6
8
8
10
10
1
1
3
3
5
5
7
7
9
9
R195
10K
R195
10K
R204
22R
R204
22R
R198
0R
R198
0R
U20
EPCS16SI16N
U20
EPCS16SI16N
CS
7
DATA
8
ASDI
15
DCLK
16
G
N
D
1
0
V
C
C
1
V
C
C
2
V
C
C
9
NC3
3
NC4
4
NC5
5
NC6
6
NC11
11
NC12
12
NC13
13
NC14
14
J63
1X3PTS_MD_2MM54
J63
1X3PTS_MD_2MM54
1
2
3
R197
10K
R197
10K
C277
10nF
C277
10nF
1
2
R206
10K
NC
R206
10K
NC
TP55
TP55
R216
0R
NC
R216
0R
NC
R191
10K
NC
R191
10K
NC
TP51
TP51
CLOCK & PLL
U19K
EP2S15F484
CLOCK & PLL
U19K
EP2S15F484
CLK11p
M2
CLK9p
N3
CLK8p/DIFFIO_RX_C2p
N1
CLK10p/DIFFIO_RX_C3p
L2
CLK0p/DIFFIO_RX_C0p
L21
CLK2n/DIFFIO_RX_C1n
N21
CLK1n
M20
CLK3n
N19
CLK9n
N4
CLK11n
M3
CLK0n/DIFFIO_RX_C0n
L20
CLK2p/DIFFIO_RX_C1p
N22
CLK8n/DIFFIO_RX_C2n
N2
CLK10n/DIFFIO_RX_C3n
L3
CLK1p
M21
CLK3p
N20
CLK4p
AB13
CLK5p
AA12
CLK6p
AA11
CLK7p
Y10
CLK7n
W10
CLK6n
Y11
CLK5n
Y12
CLK4n
AA13
CLK12p
B11
CLK13p
B12
CLK14p
A13
CLK15p
C13
CLK12n
C11
CLK13n
C12
CLK14n
B13
CLK15n
D13
PLL_ENA
Y4
PLL5_OUT0n
B10
PLL5_OUT1n
D10
PLL5_OUT0p
A10
PLL5_OUT1p
C10
PLL6_OUT0p
AB10
PLL6_OUT1p
AA9
PLL6_OUT0n
AA10
PLL6_OUT1n
Y9
PLL5_FBp/OUT2p
B9
PLL5_FBn/OUT2n
C9
PLL6_FBp/OUT2p
W9
PLL6_FBn/OUT2n
V9
C279
330pF
C279
330pF
1
2
TP52
TP52
R214
1K
NC
R214
1K
NC
R192
1K
NC
R192
1K
NC
R150
1K
R150
1K
CONFIGURATION/JTAG
U19I
EP2S15F484
CONFIGURATION/JTAG
U19I
EP2S15F484
DCLK
D19
nCE
A21
nCONFIG
W18
TCK
AA19
TDI
AB21
TMS
AA20
TDO
B3
MSEL3
A4
MSEL2
B4
nSTATUS
B20
CONF_DONE
C20
nCEO
AA3
TRST
AB19
PORSEL
V5
MSEL1
D4
MSEL0
E5
VCCSEL
V17
TEMPDIODEp
A2
TEMPDIODEn
C3
nIO_PULLUP
AB2
R211
1K
R211
1K