![Asahi KASEI AK4458 General Description Manual Download Page 42](http://html1.mh-extra.com/html/asahi-kasei/ak4458/ak4458_general-description-manual_2980215042.webp)
[AK4458]
014011794-E-01
2015/08
- 42 -
[2] DSD Mode
8ch Data is shifted in via the DSDL1-4 and DSDR1-4 pins using DCLK inputs. DSD data is supported by both
Normal mode (
Figure 35
) and Phase Modulation mode (
Figure 36
). Input data is clocked in on a rising or
falling edge of DCLK that is set by DCKB bit.
The frequency of DCLK is variable at 64fs, 128fs and 256fs by setting DSDSEL1-0 bits.
DCLK
(DCKB bit=
”0”)
DSDL,DSDR
D1
D0
D2
D3
Figure 35. DSD Mode Timing (Normal Mode)
DCLK
(DCKB bit=
”0”)
D0
D1
D2
D1
D2
D3
DSDL,DSDR
Figure 36. DSD Mode Timing (Phase Modulation Mode)