![Asahi KASEI AK4458 General Description Manual Download Page 20](http://html1.mh-extra.com/html/asahi-kasei/ak4458/ak4458_general-description-manual_2980215020.webp)
[AK4458]
014011794-E-01
2015/08
- 20 -
Parameter
Symbol
Min.
Typ.
Max.
Unit
DSD Audio Interface Timing
(64 mode, DSDSEL 1-0 bits = “00”)
DCLK Period
DCLK Pulse Width Low
DCLK Pulse Width High
DCLK Edge to DSDL/R (
Note 29
)
tDCK
tDCKL
tDCKH
tDDD
144
144
20
1/64fs
20
nsec
nsec
nsec
nsec
(128 mode, DSDSEL 1-0 bits = “01”)
DCLK Period
DCLK Pulse Width Low
DCLK Pulse Width High
DCLK Edge to DSDL/R (
Note 29
)
tDCK
tDCKL
tDCKH
tDDD
72
72
10
1/128fs
10
nsec
nsec
nsec
nsec
(256 mode, DSDSEL 1-0 bits = “10”)
DCLK Period
DCLK Pulse Width Low
DCLK Pulse Width High
DCLK Edge to DSDL/R (
Note 29
)
tDCK
tDCKL
tDCKH
tDDD
36
36
5
1/256fs
5
nsec
nsec
nsec
nsec
Note 24. When the 1152fs, 512fs or 768fs /256fs or 384fs /128fs or 192fs are switched, the AK4458 should be
reset by the PDN pin or RSTN bit.
Note 25. BICK rising edge must not occur at the same time as LRCK edge.
Note 26. fsd (max) = 96kHz when TVDD < 3.0V in Daisy Chain mode.
Note 27. fsd (max) = 48kHz when TVDD < 3.0V in Daisy Chain mode.
Note 28. tBSH (min) = 4 nsec when TVDD < 2.6V and the LDOE pin = “L”.
Note 29. DSD data transmitting device must meet this time.
tDDD is defined from a falling edge of DCLK “↓” to a DSDL/R edge when DCKB bit = “0” and it
is defined from a rising edge of DCLK “↑” to a DSDL/R edge when DCKB bit = “1”.