
67
36
37
38
39, 40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
TES
HFL
SLOF
CV–, CV+
RFSM
RFS–
SLC
SLI
DGND
FSC
TBC
NC
DEF
CLK
CL
DAT
CE
DRF
FSS
VCC2
REFI
VR
LF2
PH1
BH1
LDD
LDS
VCC1
O
O
I
I
O
I
O
I
—
O
I
—
O
I
I
I
I
O
I
—
—
O
I
I
I
O
I
—
Pin from which TES signal is output to DSP.
“High Frequency Level” is used to judge whether the main beam position is on top of
bit or on top of mirror.
Sled servo off control input pin.
CLV error signal input pin from DSP.
RF output pin.
RF gain setting and EFM signal 3T compensation constant setting pin together with
RFSM pin.
“Slice Level Control” is the output pin which controls the RF signal data slice level by
DSP.
Input pin which control the data slice level by the DSP.
Digital system GND.
Output pin to which external focus search smoothing capacitor is connected.
“Tracking Balance Control” EF balance variable range setting pin.
No connection.
Disc defect detector output pin.
Reference clock input pin. 4.23 MHz of the DSP is input.
Microprocessor command clock input pin.
Microprocessor command data input pin.
Microprocessor command chip enable input pin.
“Detect RF” RF level detector output.
“Focus Search Select” focus search mode (± search) select pin.
Servo system and digital system Vcc pin.
Pin to which external bypass capacitor for reference voltage is connected.
Reference voltage output pin.
Disc defect detector time constant setting pin.
Pin to which external capacitor for RF signal peak holding is connected.
Pin to which external capacitor for RF signal bottom holding is connected.
APC circuit output pin.
APC circuit input pin.
RF system Vcc pin.
Pin No.
Pin Name
I/O
Description
Summary of Contents for CSD-MD50
Page 16: ...18 17 FL 16 ST 32GNK GRID ASSIGNMENT ANODE CONNECTION...
Page 17: ...20 19 BLOCK DIAGRAM 1 MAIN...
Page 18: ...22 21 BLOCK DIAGRAM 2 SYSTEM CONTROL...
Page 19: ...24 23 BLOCK DIAGRAM 3 MD...
Page 20: ...1 2 3 4 5 6 7 8 9 10 11 12 13 14 A B C D E F G H I J K 26 25 WIRING 1 MAIN...
Page 21: ...28 27 SCHEMATIC DIAGRAM 1 TUNER...
Page 22: ...30 29 SCHEMATIC DIAGRAM 2 DECK...
Page 23: ...32 31 SCHEMATIC DIAGRAM 3 MAIN...
Page 24: ...1 2 3 4 5 6 7 8 9 10 11 12 13 14 A B C D E F G H I J K 34 33 WIRING 2 SYSTEM CONTROL CD...
Page 25: ...36 35 SCHEMATIC DIAGRAM 4 SYSTEM CONTROL...
Page 26: ...1 2 3 4 5 6 7 8 9 10 11 12 13 14 A B C D E F G H I J K 38 37 WIRING 3 FL KEY...
Page 27: ...40 39 SCHEMATIC DIAGRAM 5 CD...
Page 28: ...1 2 3 4 5 6 7 8 9 10 11 12 13 14 A B C D E F G H I J K 42 41 WIRING 4 POWER...
Page 29: ...44 43 SCHEMATIC DIAGRAM 6 FL KEY POWER...
Page 31: ...48 47 SCHEMATIC DIAGRAM 7 MD...
Page 54: ...72 IC BLOCK DIAGRAM IC BA5970FP IC BA6417F...
Page 55: ...73 IC BD7910FV IC BH3862FS...
Page 56: ...74 IC AK4519VF IC AK93C65AF...
Page 57: ...75 Rog CURRENT DETECTOR TERMINAL IC BA5936 IC LC75710NE...
Page 58: ...76 VSSX VSSD VDD VSSA IC TC74HCT7007AF IC LC72121...