31
MCX-A10/MCX-SP10
MCX-A10/
MCX-SP10
Pin No.
Symbol
Name
Buffer Type
Function
109
118
121-124
25
26
27
126
2
12
14
15
17
18
22
23
TX25
RX25
RXD0-RXD3
MDI
MDO
MCLK
RX_ER
nCSOUT
RBIAS
TPO+
TPO-
TPI+
TPI-
nLEDA
nLEDB
Transmit Clock
Receive Clock
Receive Data
Management Data Input
Management Data Output
Management Clock
Receive Error
nChip Select Output
External Register
I with pullup **
I with pullup **
I with pullup **
I with pulldown **
O4
O4
I with pulldown **
O4
NA
O/I
O/I
I/O
I/O
OD16
OD16
Input signal. The clock input from MII is transmitted. 4 bit rate
clock (25 MHz for 100 Mbps and 2.5 Mbps for 10 Mbps)
Input signal. The clock input from MII PHY is received. 4 bit
rate clock (25 MHz for 100 Mbps and 2.5 Mbps for 10 Mbps)
Input signal. 4 bits of the receiving data from MII PHY.
MII management data input signal.
MII management data output signal.
MII management clock.
This pin is for the input signal which indicates an error of the
code detected by PHY. It is used to remove the bucket being
received by LAN91C111. The error reported by this event has
the same meaning as a faulty CRC. (Receive Status Word 13)
This pin is for the output signal. Chip select is provided for
mapping to the space of LAN91C111 with PHY function. It
enables accessing the 8-bit lower address of LAN91C111
when BANK SELECTED is "7".
This pen is for setting the transmission current. The output
current for TP transmission output is set by the external re-
sistor connected between this pin and GND.
This pin is for output signal to transmit positive twist pair.
This pin is for output signal to transmit negative twist pair.
This pin is for output signal to receive positive twist pair.
This pin is for input signal too receive negative twist pair.
This pin is for PHY LED output.
This pin is for PHY LED output.
SIGNAL DESCRIPTION PARAMETERS
Presence of "n" at the beginning of a signal indicates that the signal is in the active low state and its absence indicates the active high state of the signal.
"assert" or "assertion" indicates that the signal is effective regardless whether the voltage level is high or low. "negata" or "negation" indicates that the signal
is ineffective. Also, "high-Z" indicates that the signal is in the tri-state.
"Undefined" means that the signal can be high, low, tri-state or intermediate level.
Buffer Types
O4
Output buffer with 2mA transmission side and 4mA reception side
O12
Output buffer with 6mA transmission side and 12mA reception side
O16
Output buffer with 8mA transmission side and 16mA reception side
O24
Output buffer with 12mA transmission side and 24mA reception side
OD16 Open drain buffer with 16mA reception side
I/O4
Bidirectional buffer with 2mA transmission side and 4mA reception side
I/O24 Bidirectional buffer with 12mA transmission side and 24mA reception side
I/OD Bidirectional open drain buffer with 4mA reception side
I
Input buffer
IS
Input buffer with Schmidt trigger hysteresis
Iclk
Clock input buffer
I/O
Difference input
O/I
Difference output
**
5V traylant