
Table of Contents
.............................................................................................. 4
Features........................................................................................................................................5
Overview.......................................................................................................................................6
...............................................................................................9
Zynq Ult MPSoC ZU19 Pin Map................................................................................... 9
Zynq Ult RFSoC ZU21 Pin Map...................................................................................19
Satellite Controller Pin Map..................................................................................................... 28
SFP28 Ports.................................................................................................................................31
Maintenance Port for UART and JTAG Access........................................................................ 31
IEEE 1588 Support..................................................................................................................... 32
PCI Express.................................................................................................................................33
IEEE 1588 Clocking.................................................................................................................... 34
PCIe Reference Clock................................................................................................................ 35
SFP28 Clocks...............................................................................................................................35
DDR4 SDRAM Reference Clocks...............................................................................................36
MAC to MAC Interface Reference Clock..................................................................................36
User Clocks.................................................................................................................................36
Chapter 6: Xilinx Design Constraints (XDC) File
.......................................... 39
Appendix A: Programming the Devices Using JTAG
.................................. 40
Flashing the Images to ZU19 Zynq Ult MPSoC QSPI Using SDK........................... 43
Flashing the Images to ZU21 Zynq Ult RFSoC QSPI Using SDK............................ 45
Programming the Bitstreams Directly ...................................................................................46
Flashing the Images Using the Program Flash Application.................................................47
UG1495 (v1.0) December 17, 2021
T1 Telco Accelerator Card User Guide
2