
Kintex UltraScale KCU1500 Acceleration Development Board
35
UG1234 (v2017.1) June 20, 2017
www.xilinx.com
Chapter 4:
Software Platform
XDMA
M_AXI
AXI
memory-mapped
data interface
ddrmem_0
DDR4 channel 0
controller
C0_DDR4_
S_AXI
0x0000_0000
_
0000_0000
4G
0x0000_0000_
FFFF_FFFF
ddrmem_1
DDR4 channel 1
controller
C0_DDR4_
S_AXI
0x0000_0001
_
0000_0000
4G
0x0000_0001_
FFFF_FFFF
ddrmem_2
DDR4 channel 2
controller
C0_DDR4_
S_AXI
0x0000_0002
_
0000_0000
4G
0x0000_0002_
FFFF_FFFF
ddrmem_3
DDR4 channel 3
controller
C0_DDR4_
S_AXI
0x0000_0003
_
0000_0000
4G
0x0000_0003_
FFFF_FFFF
xilmonitor_
fifo0
Trace offload
FIFO for
application
profiling
S_AXI_
FULL
0x0000_0020
_
0000_0000
4G
0x0000_0020_
FFFF_FFFF
SDAccel OpenCL
Programmable
Region
M00_AXI
AXI
memory-mapped
data interface
ddrmem_0
DDR4 channel 0
controller
C0_DDR4_
S_AXI
0x0_0000_00
00
4G
0x0_FFFF_
FFFF
M01_AXI
AXI
memory-mapped
data interface
ddrmem_1
DDR4 channel 1
controller
C0_DDR4_
S_AXI
0x1_0000_
0000
4G
0x1_FFFF_
FFFF
M02_AXI
AXI
memory-mapped
data interface
ddrmem_2
DDR4 channel 2
controller
C0_DDR4_
S_AXI
0x2_0000_
0000
4G
0x2_FFFF_
FFFF
M03_AXI
AXI
memory-mapped
data interface
ddrmem_3
DDR4 channel 3
controller
C0_DDR4_
S_AXI
0x3_0000_
0000
4G
0x3_FFFF_
FFFF
Table 4-1:
Reference Design Address Map
(Cont’d)
Master IP Core AXI Master Interface
Slave IP Core
AXI Slave
Interface
Offset
Address
Range High Address
Send Feedback