
Kintex UltraScale KCU1500 Acceleration Development Board
34
UG1234 (v2017.1) June 20, 2017
www.xilinx.com
Chapter 4:
Software Platform
XDMA, through
dma_pf_demux
(continued)
S_AXI_MGNTPF
AXI4-Lite control
interface for
Management
Physical Function
(continued)
xilmonitor_
fifo0
Trace offload
FIFO for
application
profiling
S_AXI
0x0011_0000
4K
0x0011_0FFF
S_AXI_USERPF
AXI4-Lite control
interface for User
Physical Function
u_ocl_region
SDAccel
OpenCL
Programmable
Region
S_AXI
0x0000_0000
128K 0x0001_FFFF
feature_rom
_ctrl
AXI BRAM
Controller for
Feature ROM
S_AXI
0x000B_0000
4K
0x000B_0FFF
debug_bridge
_xvc
Debug Bridge
for Xilinx Virtual
Cable
S_AXI
0x000C_0000
64K
0x000C_FFFF
xilmonitor_
apm
AXI
Performance
Monitor for
application
profiling
S_AXI
0x0010_0000
64K
0x0010_FFFF
xilmonitor_
fifo0
Trace offload
FIFO for
application
profiling
S_AXI
0x0011_0000
4K
0x0011_0FFF
Table 4-1:
Reference Design Address Map
(Cont’d)
Master IP Core AXI Master Interface
Slave IP Core
AXI Slave
Interface
Offset
Address
Range High Address
Send Feedback