
Kintex UltraScale KCU1500 Acceleration Development Board
24
UG1234 (v2017.1) June 20, 2017
www.xilinx.com
Chapter 3:
Hardware Platform
• The
interconnect_aximm_host
instance of SmartConnect IP is customized to use 1
slave interface and 5 master interfaces; a 1x5 customization, where each interface uses
a 256-bit data path.
°
The
S00_AXI
slave interface is connected to the XDMA IP using AXI Register Slice
IP for partial reconfiguration isolation (see
Partial Reconfiguration Isolation
for
details), and is synchronous to the XDMA clock from PCIe link.
°
Four master interfaces,
M00_AXI
through
M03_AXI
, connect to the four 2x1
SmartConnect instances, which in turn each connect to one DDR4 IP instance and
are also synchronous to the XDMA clock from PCIe link.
°
The
M04_AXI
master interface connects to the AXI Performance Monitor IP for
application profiling support (see
Application Profiling and Other Features
for
details), and is synchronous to the dedicated AXI Performance Monitor clock.
°
The
interconnect_aximm_ddrmem0
through
interconnect_aximm_ddrmem3
instances of SmartConnect IP are each customized to use 2 slave interfaces and 1
master interface; 2x1 customizations.
°
The
S00_AXI
interface of each is connected to one of the master interfaces of the
interconnect_aximm_host
instance for host access to global memory, and are
synchronous to the XDMA clock from PCIe link, driving the
aclk1
port.
°
The
S01_AXI
interface of each is connected to one of the four master interfaces of
the SDAccel OpenCL Programmable Region IP (and therefore the Programmable
Region) for kernel access to global memory, and is synchronous to the kernel clock,
driving the
aclk2
port.
X-Ref Target - Figure 3-12
Figure 3-12:
AXI SmartConnect IP Instances in Reconfigurable Expanded Region Interconnect
Sub-Hierarchy
Send Feedback