KCU1250 IBERT Getting Started Guide
31
UG1061 (v2017.4) December 20, 2017
www.xilinx.com
Chapter 2:
Creating the GTH IBERT Core
8. In the
Clock Settings
tab, select
DIFF SSTL15
for the I/O Standard, enter
E18
for the
P Package Pin (the FPGA pins to which the system clock is connected), and make sure
the
Frequency (MHz)
is set to
300
(
Figure 2-7
). Click
OK
.
X-Ref Target - Figure 2-7
Figure 2-7:
Customize IP - Clock Settings
;
Send Feedback