![Xilinx HDMI 1.4 Скачать руководство пользователя страница 85](http://html1.mh-extra.com/html/xilinx/hdmi-1-4/hdmi-1-4_product-manual_3383632085.webp)
HDMI 1.4/2.0 TX Subsystem
85
PG235 October 4, 2017
Appendix
B:
Debugging
Interface Debug
AXI4-Lite Interfaces
Read from a register that does not have all 0s as a default to verify that the interface is
functional. Output
s_axi_arready
asserts when the read address is valid, and output
s_axi_rvalid
asserts when the read data/response is valid. If the interface is
unresponsive, ensure that the following conditions are met:
• The
s_axi_aclk
and
aclk
inputs are connected and toggling.
• The interface is not being held in reset, and
s_axi_areset
is an active-Low reset.
Table
B
‐
1:
System Flow and State Information
At system start-up
While changing video stream from UART Menu
VPHY log
------
GT init start
GT init done
TX frequency event
TX timer event
TX MMCM reconfig done
QPLL reconfig done
GT TX reconfig start
GT TX reconfig done
TX MMCM lock
QPLL lock
TX reset done
TX alignment done
HDMI TX log
------
Initializing HDMI TX core....
Initializing VTC core....
Reset HDMI TX Subsystem....
TX cable is connected....
TX Stream is Down
TX Set Stream, with TMDS (32)
TX Audio Unmuted
TX Stream is Up
VPHY log
------
TX frequency event
QPLL lost lock
TX frequency event
TX timer event
TX MMCM reconfig done
QPLL reconfig done
GT TX reconfig start
GT TX reconfig done
TX MMCM lock
QPLL lock
TX reset done
TX alignment done
HDMI TX log
------
TX Set Stream, with TMDS (128)
TX Stream is Down
TX Audio Unmuted
TX Stream is Up