NO:
W90P710 Programming Guide
VERSION:
2.1
PAGE:
18
The above information is the exclusive intellectual property of Winbond Electronics and shall not be disclosed,
distributed or reproduced without permission from Winbond.
Table No.: 1200-0003-07-A
1.1 Features
1.1.1 Architecture
•
Integrated system for POS (Point of Sale) and automatic data collection applications
•
Fully 16/32-bit RISC architecture
•
Little/Big-Endian mode supported
•
Efficient and powerful ARM7TDMI core
•
Cost-effective JTAG-based debug solution
1.1.2 External Bus Interface
•
8/16/32-bit external bus support for ROM/SRAM, flash memory, SDRAM and external I/Os
•
Support for SDRAM
•
Programmable access cycle (0-7 wait cycle)
•
Four-word depth write buffer
•
Cost-effective memory-to-peripheral DMA interface
1.1.3 Instruction and Data Cache
•
Two-way, Set-associative, 4K-byte I-cache and 4K-byte D-cache
•
Support for LRU (Least Recently Used) Protocol
•
Cache is configurable as an internal SRAM
•
Support Cache Lock function
1.1.4 Ethernet MAC Controller
•
DMA engine with burst mode
•
MAC Tx/Rx buffers (256 bytes Tx, 256 bytes Rx)
•
Data
alignment
logic
•
Endian
translation
•
100/10-Mbit per second operation
•
Full compliance with IEEE standard 802.3
•
RMII
interface
only
•
Station
Management
Signaling