
http://www.tyan.com
46
BX Master Latency Timer (Clks)
This option specifies the master latency timer (in PCI clocks) for devices in the
computer. The settings are Disabled, 32, 64, 96, 128, 160, 192, or 224.
Multi-Trans Timer (Clks)
This option specifies the multi-trans latency timings (in PCI clocks) for devices
in the computer. The settings are Disabled, 32, 64, 96, 128, 160, 192, or 224.
PCI1 to PCI0 Access
Set this option to Enabled to enable access between two different PCI buses
(PCI1 and PCI0). The settings are Enabled or Disabled
Method of Memory Detection
This option determines how your system will detect the type of system
memory you have installed. Options are Auto+SPD or Auto only.
DRAM Integrity Mode
This option sets the type of system memory checking. The settings are:
DRAM Refresh Rate
This option specifies the interval between refresh signals to DRAM system
memory. The settings are 15.6 us (microseconds), 31.2 us, 62.4 us, 124.8 us, or
249.6 us.
Memory Hole
This option specifies the location of an area of memory that cannot be
addressed on the ISA bus. The settings are Disabled, 512KB-640KB, or 15MB-
g
n
i
t
t
e
S
n
o
i
t
p
i
r
c
s
e
D
C
C
E
n
o
N
.
e
n
o
d
s
i
g
n
i
t
r
o
p
e
r
r
o
r
r
e
r
o
g
n
i
k
c
e
h
c
r
o
r
r
e
o
N
y
l
n
O
C
E
.
e
d
a
m
e
b
l
l
i
w
s
n
o
i
t
c
e
r
r
o
c
o
n
t
u
b
,
d
e
t
c
e
t
e
d
e
r
a
s
r
o
r
r
E
e
r
a
w
d
r
a
H
.
d
e
t
c
e
r
r
o
c
e
r
a
s
r
o
r
r
e
t
i
b
e
l
g
n
i
s
d
n
a
,
d
e
t
c
e
t
e
d
e
r
a
s
r
o
r
r
E
o
t
u
A
.
d
e
s
u
s
i
s
t
r
o
p
p
u
s
y
r
o
m
e
m
e
h
t
t
a
h
t
g
n
i
k
c
e
h
c
r
o
r
r
e
f
o
m
r
o
f
r
e
v
e
t
a
h
W
Chapter 4
BIOS Configuration
g
n
i
t
t
e
S
n
o
i
t
p
i
r
c
s
e
D
d
e
l
b
a
n
E
.
d
e
l
b
a
n
e
e
r
a
O
/
I
o
t
s
e
ti
r
w
d
e
t
s
o
p
C
W
S
U
d
e
l
b
a
s
i
D
.
d
e
l
b
a
s
i
d
e
r
a
O
/
I
o
t
s
e
ti
r
w
d
e
t
s
o
p
C
W
S
U