www.ti.com
Appendix D VBI Raw Data I
2
C Registers
Luminance Processing Control #1 Register
Address
07h
7
6
5
4
3
2
1
0
Luma bypass
Pedestal not
Disable raw
Luma bypass
Luminance signal delay with respect to chrominance signal
mode
present
header
during vertical
blank
Luma bypass mode:
0
Input video bypasses the chroma trap and comb filters. Chroma outputs are forced to zero (default).
1
Input video bypasses the whole luma processing. Raw A/D data is output alternatively as UV data and Y data at SCLK rate.
The output data is properly clipped to comply with ITU-R BT.601 coding range. Only valid for 8-bit YUV output format (YUV
output format = 100 or 111 at register 0Dh).
Pedestal not present:
0
7.5 IRE pedestal is present on the analog video input signal (default).
1
Pedestal is not present on the analog video input signal.
Disable raw header:
0
Insert 656 ancillary headers for raw data.
1
Disable 656 ancillary headers.
Luminance bypass enabled during vertical blanking:
0
Disabled (default)
1
Enabled
Luminance bypass occurs for the duration of the vertical blanking as defined by registers 18h and 19h. This feature may be used to prevent
distortion of test and data signals present during the vertical blanking interval. Luma signal delay with respect to chroma signal in pixel clock
increments (range -8 to +7 pixel clocks):
1111
-8 pixel clocks delay
1011
-4 pixel clocks delay
1000
-1 pixel clocks delay
0000
0 pixel clocks delay (default)
0011
3 pixel clocks delay
0111
7 pixel clocks delay
Vertical Blanking Start Register
Address
18h
7
6
5
4
3
2
1
0
Vertical blanking start
Vertical blanking (VBLK) start:
0111 1111
127 lines after start of vertical blanking interval
0000 0001
1 line after start of vertical blanking interval
0000 0000
Same time as start of vertical blanking interval (default)
1000 0001
1 line before start of vertical blanking interval
1111 1111
128 lines before start of vertical blanking interval
Vertical blanking is adjustable with respect to the standard vertical blanking intervals. The setting in this register determines the timing of
the GPCL/VBLK signal when it is configured to output vertical blank. The setting in this register also determines the duration of the luma
bypass function (see register 07h).
22
TVP5154A VBI Quick Start
SLEA104 – July 2010
Copyright © 2010, Texas Instruments Incorporated