www.ti.com
7.14.4.3 MDIO Electrical Data/Timing
1
3
4
MDCLK
MDIO
(input)
1
7
MDCLK
MDIO
(output)
SM320C6455-EP
FIXED-POINT DIGITAL SIGNAL PROCESSOR
SPRS462B – SEPTEMBER 2007 – REVISED JANUARY 2008
Table 7-90. Timing Requirements for MDIO Input (R)(G)MII (see
Figure 7-71
)
-720
-850
A-1000/-1000
NO.
UNIT
-1200
MIN
MAX
1
t
c(MDCLK)
Cycle time, MDCLK
400
ns
2a
t
w(MDCLK)
Pulse duration, MDCLK high
180
ns
2b
t
w(MDCLK)
Pulse duration, MDCLK low
180
ns
3
t
t(MDCLK)
Transition time, MDCLK
5
ns
4
t
su(MDIO-MDCLKH)
Setup time, MDIO data input valid before MDCLK high
10
ns
5
t
h(MDCLKH-MDIO)
Hold time, MDIO data input valid after MDCLK high
10
ns
Figure 7-71. MDIO Input Timing
Table 7-91. Switching Characteristics Over Recommended Operating Conditions for MDIO Output
(see
Figure 7-72
)
-720
-850
A-1000/-1000
NO.
PARAMETER
UNIT
-1200
MIN
MAX
7
t
d(MDCLKL-MDIO)
Delay time, MDCLK low to MDIO data output valid
100
ns
Figure 7-72. MDIO Output Timing
Submit Documentation Feedback
C64x+ Peripheral Information and Electrical Specifications
217
Содержание SM320C6455-EP
Страница 1: ...SM320C6455 EP FIXED POINT DIGITAL SIGNAL PROCESSOR Data Manual JANUARY 2008 SPRS462B...
Страница 253: ......