Table 3-24. Selection of PRG0 Signals on Application Connector (continued)
Pin
Net Name
Pin
Net Name
A10
DGND
B10
DGND
A11
PRG0_PRU1GPO1
B11
PRG0_PRU0GPO19
A12
PRG0_PRU1GPO0
B12
PRG0_PRU0GPO0
A13
PRG0_PRU0GPO4
B13
PRG0_PRU1GPO4
A14
PRG0_PRU0GPO12
B14
PRG0_PRU0GPO11
A15
PRG0_PRU1GPO16
B15
PRG0_PRU1GPO12
A16
DGND
B16
DGND
A17
PRG0_HSE_ETH1_CLK
B17
PRG0_HSE_ETH2_CLK
A18
DGND
B18
DGND
A19
GPMC0_AD15
B19
DGND
A20
HSE_GPIO0_36
B20
GPMC0_AD14
A21
GPMC0_AD9
B21
GPMC0_AD10
A22
GPMC0_AD8
B22
HSE_GPIO0_31
A23
DGND
B23
DGND
A24
DGND
B24
HSE_GPIO0_35
A25
DGND
B25
DGND
A26
B26
DGND
A27
VCC3V3_IO_HSE
B27
DGND
A28
VCC3V3_IO_HSE
B28
DGND
A29
VCC3V3_IO_HSE
B29
HSE_PRG0_PRU0_GPO10
A30
B30
DGND
C1
SOC_SPI1_CLK
D1
SOC_SPI1_CS0
C2
VCC1V8_HSE
D2
SOC_SPI1_CS1
C3
VCC1V8_HSE
D3
MCU_RESETZ
C4
DGND
D4
DGND
C5
PRG0_PRU0GPO13
D5
PRG0_PRU1GPO13
C6
PRG0_PRU0GPO5
D6
PRG0_PRU1GPO5
C7
DGND
D7
DGND
C8
PRG0_PRU1GPO3
D8
PRG0_PRU0GPO6
C9
PRG0_PRU0GPO14
D9
PRG0_PRU1GPO2
C10
DGND
D10
DGND
C11
PRG0_PRU1GPO15
D11
PRG0_PRU1GPO11
C12
PRG1_PRU1GPO19
D12
PRG0_PRU0GPO15
C13
DGND
D13
DGND
C14
GPMC0_AD2
D14
GPMC0_AD1
C15
GPMC0_AD5
D15
GPMC0_AD4
C16
DGND
D16
DGND
C17
DGND
D17
GPMC0_AD7
C18
DGND
D18
GPMC0_CSN2
C19
DGND
D19
GPMC0_CSN3
C20
DGND
D20
DGND
C21
GPMC0_AD12
D21
GPMC0_AD13
C22
HSE_GPIO0_32
D22
HSE_GPIO0_33
C23
HSE_GPIO0_34
D23
HSE_PRG0_PRU1_GPO7
C24
HSE_GPIO0_37
D24
HSE_MCAN0_TX/UART4_RXD
C25
DGND
D25
DGND
C26
HSE_GPIO0_39
D26
HSE_GPIO0_41
System Description
44
AM64x GP EVM User's Guide
SPRUIX0B – FEBRUARY 2021 – REVISED MARCH 2021
Copyright © 2021 Texas Instruments Incorporated