-0.08
-0.06
-0.04
-0.02
0
0.02
0.04
0.06
0.08
0
10000
20000
30000
40000
50000
60000
F
u
ll S
ca
le
E
rr
o
r
(%
)
Digital Output Code
Pre Calibration Error
Post Calibration Error
C067
SBAS582C – JULY 2014 – REVISED APRIL 2015
9.2.2.3 Application Curve
The performance summary for this design is summarized in
.
Table 18. Measurement Results Summary for PLC Analog Input Module Design
ADS8688
SERIAL NUMBER
PARAMETER
INPUT RANGE
MEASURED RESULT
SPECIFICATION
±10 V
90 dB (min)
90.85 dB
1
SNR (dB)
0 V 10 V
88.5 dB (min)
89.52 dB
0 V to 5 V
87.5 dB (min)
88.48 dB
±10 V
14.66
14.80
2
ENOB (Bits)
0 V 10 V
14.41
14.58
0 V to 5 V
14.24
14.41
±10 V
2
1.77
3
Maximum INL (LSB)
0 V 10 V
2
1.64
0 V to 5 V
2
1.35
±10 V
–2
–1.47
4
Minimum INL (LSB)
0 V 10 V
–2
–1.36
0 V to 5 V
–2
–1.37
The accuracy performance for this design for the ±10.24-V input range is shown in
Figure 98. System Accuracy Performance in ±2.5 × V
REF
Input Range
For a step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation results, and test
results, refer to
16-Bit, 8-Channel, Integrated Analog Input Module for Programmable Logic Controllers (PLCs)
56
Copyright © 2014–2015, Texas Instruments Incorporated
Product Folder Links: