![Tews Technologies TPCE636 Скачать руководство пользователя страница 50](http://html1.mh-extra.com/html/tews-technologies/tpce636/tpce636_user-manual_1093646050.webp)
TPCE636 User Manual Issue 1.0.2
Page 50 of 104
Back I/O Interface
7.7
The Back I/O Pins of the TPCE636 are directly routed to the User FPGA (Kintex-7). The I/O functions of
these FPGA pins are directly dependent on the configuration of the FPGA.
The Kintex-7 VCCO voltage is set to 2.5V, so only the 2.5V I/O standards LVCMOS25, LVTTL25 and
LVDS_25 are possible when using the TPCE636 back I/O interface.
Signal Name
Pin
Number
Direction
IO Standard
for example
B
AE23
IN/OUT
LVDS_25
BACK_IO0-
AF23
IN/OUT
LVDS_25
B
AE22
IN/OUT
LVDS_25
BACK_IO1-
AF22
IN/OUT
LVDS_25
B
AD21
IN/OUT
LVDS_25
BACK_IO2-
AE21
IN/OUT
LVDS_25
B
W20
IN/OUT
LVDS_25
BACK_IO3-
Y21
IN/OUT
LVDS_25
B
T18
IN/OUT
LVDS_25
BACK_IO4-
T19
IN/OUT
LVDS_25
B
R16
IN/OUT
LVDS_25
BACK_IO5-
R17
IN/OUT
LVDS_25
B
N18
IN/OUT
LVDS_25
BACK_IO6-
M19
IN/OUT
LVDS_25
B
P16
IN/OUT
LVDS_25
BACK_IO7-
N17
IN/OUT
LVDS_25
B
J13
IN/OUT
LVDS_25
BACK_IO8-
H13
IN/OUT
LVDS_25
B
H14
IN/OUT
LVDS_25
BACK_IO9-
G14
IN/OUT
LVDS_25
BA
J11
IN/OUT
LVDS_25
BACK_IO10-
J10
IN/OUT
LVDS_25
BA
H12
IN/OUT
LVDS_25
BACK_IO11-
H11
IN/OUT
LVDS_25
BA
G12
IN/OUT
LVDS_25
BACK_IO12-
F12
IN/OUT
LVDS_25
BA
H9
IN/OUT
LVDS_25
BACK_IO13-
H8
IN/OUT
LVDS_25
BA
F14
IN/OUT
LVDS_25
BACK_IO14-
F13
IN/OUT
LVDS_25
BA
G10
IN/OUT
LVDS_25
BACK_IO15-
G9
IN/OUT
LVDS_25