T-Core
User Manual
8
January 14, 2020
Figure 2-1 The JTAG configuration scheme
Figure 2-2 The JTAG Switch for MAX10 FPGA and RISC-V
shows the factory settings of the SW2. The SW2.1 position is used for enable/disable
the MAX 10 FPGA in the JTAG chain. When set to ON, the MAX10 FPGA will appear in the
JTAG chain of T-Core. SW2.2 is the JTAG chain switch for RISC-V applications. If it is turned off,
the application will not appear in the JTAG chain. For more information about the RISC-V
application, please refer to section 3.5 for more information.
is the setting of SW2 and its function.
Table 2-1 MAX10 and RISC-V JTAG Chain setting for SW2
SW2 Position
Description
MAX10 (SW2.1) RISC-V (SW2.2)
OFF
OFF
MAX10 and RISC-V off chain
OFF
ON
MAX10 off chain and RISC-V on chain
ON
OFF
MAX10 on chain and RISC-V off chain
ON
ON
MAX10 on chain and RISC-V on chain
Содержание T-Core
Страница 1: ...T Core User Manual 1 www terasic com January 14 2020 ...
Страница 45: ...T Core User Manual 44 www terasic com January 14 2020 Figure 3 17 Compile and download process ...
Страница 65: ...T Core User Manual 64 www terasic com January 14 2020 Figure 5 7 Using T Core board to program the DE10 Pro ...