TCC720
CLOCK GENERATOR
32-bit RISC Microprocessor for Digital Media Player
Dec. 16. 2002
Preliminary Spec 0.51
7 - 5
PLL Control Register (PLLmode) 0x80000404
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
XTE DIV1
S
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
M
0 0
P
XTE
[19]
XTIN mode select
0
XTIN is disabled when power down is requested.
1
XTIN is only controlled by XTIN bit of CKCTRL register
DIV1
[18]
Divisor Clock1 Select
0
Use Oscillator as DIVCLK1
1
Use PLL output as DIVCLK1
S/M/P
PLL Frequency Setting
S/M/P
f
PLL
= (M + 8) * f
Xin
/ ((P + 2) * 2
S
)
The TCC720 has one PLL for generating of internal main clock. This internal PLL can generate
the required frequency by setting internal register. The desired frequency can be acquired by
the following equation.
f
PLL
= (M + 8) * f
Xin
/ ((P + 2) * 2
S
)
Where, M, P, S can be set by PLLmode register. M has 8bit resolution, P has 6bit resolution,
and S has 2bit resolution.
PLL has standby mode for minimizing power consumption that can be controlled by PLL bit of
CKCTRL register.
Содержание TCC720
Страница 1: ...USER S MANUAL TCC720 32 bit RISC Microprocessor For Digital Media Player Preliminary Rev 0 51...
Страница 3: ...CHAPTER 1 INTRODUCTION...
Страница 12: ...CHAPTER 2 ADDRESS REGISTER MAP...
Страница 22: ...CHAPTER 3 DAI CDIF...
Страница 33: ...CHAPTER 4 INTERRUPT CONTROLLER...
Страница 38: ...CHAPTER 5 TIMER COUNTER...
Страница 45: ...CHAPTER 6 GPIO PORT...
Страница 53: ...CHAPTER 7 CLOCK GENERATOR...
Страница 68: ...CHAPTER 8 USB CONTROLLER...
Страница 82: ...CHAPTER 9 UART IrDA CONTROLLER...
Страница 93: ...CHAPTER 10 GSIO PORT...
Страница 99: ...CHAPTER 11 MISCELLANEOUS PERIPHERALS...
Страница 106: ...CHAPTER 12 DMA CONTROLLER...
Страница 115: ...CHAPTER 13 MEMORY CONTROLLER...
Страница 130: ...CHAPTER 14 BOOTING PROCEDURE...
Страница 140: ...CHAPTER 15 JTAG DEBUG INTERFACE...
Страница 142: ...CHAPTER 16 PACKAGE DEMENSION...