
TCC720
INTERRUPT CONTROLLER
32-bit RISC Microprocessor for Digital Media Player
Dec. 16. 2002
Preliminary Spec 0.51
4 - 4
FT3~FT0
Filter Type
0
Clock based filter is used. The filter delay is proportional to PCLK period as
the following equations.
Filter Delay = T
PCLK
* 64
If PCLK has 25MHz, then the filter delay has about 16us.
1
Delay cell based filter is used. The filter delay varies on the operating
conditions, like voltage, temperature, etc.
The nominal delay is about 120ns.
This type of filter must be selected when the PCLK has to be stopped, as like
as stop mode etc.
Masked Interrupt Request Register (MREQ) 0x80000114
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
- -
DMA
LCD
CDIF
-
GS
UB
UT
TC
I2T
I2R
E3
E2
E1
E0
*) Same meaning as IREQ except that it represents only the enabled interrupt’s request.
Содержание TCC720
Страница 1: ...USER S MANUAL TCC720 32 bit RISC Microprocessor For Digital Media Player Preliminary Rev 0 51...
Страница 3: ...CHAPTER 1 INTRODUCTION...
Страница 12: ...CHAPTER 2 ADDRESS REGISTER MAP...
Страница 22: ...CHAPTER 3 DAI CDIF...
Страница 33: ...CHAPTER 4 INTERRUPT CONTROLLER...
Страница 38: ...CHAPTER 5 TIMER COUNTER...
Страница 45: ...CHAPTER 6 GPIO PORT...
Страница 53: ...CHAPTER 7 CLOCK GENERATOR...
Страница 68: ...CHAPTER 8 USB CONTROLLER...
Страница 82: ...CHAPTER 9 UART IrDA CONTROLLER...
Страница 93: ...CHAPTER 10 GSIO PORT...
Страница 99: ...CHAPTER 11 MISCELLANEOUS PERIPHERALS...
Страница 106: ...CHAPTER 12 DMA CONTROLLER...
Страница 115: ...CHAPTER 13 MEMORY CONTROLLER...
Страница 130: ...CHAPTER 14 BOOTING PROCEDURE...
Страница 140: ...CHAPTER 15 JTAG DEBUG INTERFACE...
Страница 142: ...CHAPTER 16 PACKAGE DEMENSION...