TCC720
INTERRUPT CONTROLLER
32-bit RISC Microprocessor for Digital Media Player
Dec. 16. 2002
Preliminary Spec 0.51
4 - 3
E1
[1]
External interrupt request 1 control
E0
[0]
External interrupt request 0 control
Clear Interrupt Request Register (CREQ) 0x80000104
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
- -
DMA
LCD
CDIF
-
GS
UB
UT
TC
I2T
I2R
E3
E2
E1
E0
*) When writing “1” to each field, the interrupt request flag of corresponding interrupt is cleared.
Interrupt Request Register (IREQ) 0x80000108
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
- -
DMA
LCD
CDIF
-
GS
UB
UT
TC
I2T
I2R
E3
E2
E1
E0
*) When each field is “1”, the corresponding interrupt has been requested and not cleared.
IRQ Interrupt Select Register (IRQSEL) 0x8000010C
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
- -
DMA
LCD
CDIF
-
GS
UB
UT
TC
I2T
I2R
E3
E2
E1
E0
*) When each field is “1”, the corresponding interrupt is considered as IRQ interrupt, otherwise as FIQ
interrupt.
External Interrupt Configuration Register (ICFG) 0x80000110
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FE3 DTYPE3 FT3 FE2 DTYPE2 FT2
FE1 DTYPE1 FT1 FE0 DTYPE0 FT0
FE3~FE0
Filter Enable
0
Noise filter is enabled (in case of DTYPEn != 3)
1
Noise filter is disabled (in case of DTYPEn != 3)
*) If DTYPEn == 3, noise filter is always enabled, and this field sets which level generates the interrupt. If it
is set to 1, level high triggers interrupt, and if it is set to 0, level low triggers interrupt.
DTYPE3~0
Detection Type
0
Falling edge triggered external interrupt
1
Rising edge triggered external interrupt
2
Both edge triggered external interrupt
3
Level high / low triggered external interrupt
FEn field determines which level triggers the interrupt. If FEn == 1, level high
triggers the interrupt and FEn == 0, level low triggers the interrupt.
Содержание TCC720
Страница 1: ...USER S MANUAL TCC720 32 bit RISC Microprocessor For Digital Media Player Preliminary Rev 0 51...
Страница 3: ...CHAPTER 1 INTRODUCTION...
Страница 12: ...CHAPTER 2 ADDRESS REGISTER MAP...
Страница 22: ...CHAPTER 3 DAI CDIF...
Страница 33: ...CHAPTER 4 INTERRUPT CONTROLLER...
Страница 38: ...CHAPTER 5 TIMER COUNTER...
Страница 45: ...CHAPTER 6 GPIO PORT...
Страница 53: ...CHAPTER 7 CLOCK GENERATOR...
Страница 68: ...CHAPTER 8 USB CONTROLLER...
Страница 82: ...CHAPTER 9 UART IrDA CONTROLLER...
Страница 93: ...CHAPTER 10 GSIO PORT...
Страница 99: ...CHAPTER 11 MISCELLANEOUS PERIPHERALS...
Страница 106: ...CHAPTER 12 DMA CONTROLLER...
Страница 115: ...CHAPTER 13 MEMORY CONTROLLER...
Страница 130: ...CHAPTER 14 BOOTING PROCEDURE...
Страница 140: ...CHAPTER 15 JTAG DEBUG INTERFACE...
Страница 142: ...CHAPTER 16 PACKAGE DEMENSION...