Appendix B: AwardBIOS POST Codes
B-1
This section lists the POST (Power On Self Testing) Codes for the Award BIOS.
POST (hex)
Description
CFh
Test CMOS R/W functionality.
C0h
Early chipset initialization:
-Disable shadow RAM
-Disable L2 cache (socket 7 or below)
-Program basic chipset registers
C1h
Detect memory
-Auto-detection of DRAM size, type and ECC.
-Auto-detection of L2 cache (socket 7 or below)
C3h
Expand compressed BIOS code to DRAM
C5h
Call chipset hook to copy BIOS back to E000 & F000 shadow
RAM.
0h1
Expand the Xgroup codes locating in physical address 1000:0
02h
Reserved
03h
Initial Superio_Early_Init switch.
04h
Reserved
05h
1. Blank out screen
2. Clear CMOS error flag
06h
Reserved
07h
1. Clear 8042 interface
2. Initialize 8042 self-test
08h
1. Test special keyboard controller for Winbond 977 series Super
I/O chips.
2. Enable keyboard interface.
09h
Reserved
0Ah
!
Disable PS/2 mouse interface (optional).
!
Auto detect ports for keyboard & mouse followed by a port & interface swap
(optional).
!
Reset keyboard for Winbond 977 series Super I/O chips.
0Bh
Reserved
0Ch
Reserved
0Dh
Reserved
0Eh
Test F000h segment shadow to see whether it is R/W-able or not. If
test fails, keep beeping the speaker.
Appendix B
AwardBIOS POST Codes
Debug LED Codes (hex codes displayed by onboard LEDs D16, D17, D18
POST Code
Hex Code
Description
C1h
001b
Memory Detection
05h
010b
BIOS Shadowing
07h
011b
KBC Initialization
0Eh
100b
Shadow RAM Test
14h
101b
Chipset Defaults Loaded
26h
110b
Clock Generator Configured
2Bh
111b
Video Initialization
52h
000b
Just Clear LEDs
Содержание SUPER P3TDDE
Страница 1: ...SUPER P3TDDE USER S MANUAL Revision 1 0c SUPER...
Страница 9: ...Chapter 1 Introduction 1 3 Introduction SUPER P3TDDE Figure 1 1 SUPER P3TDDE Image...
Страница 44: ...3 6 SUPER P3TDDE User s Manual Notes...
Страница 70: ...4 26 SUPER P3TDDE User s Manual Notes...
Страница 94: ...SUPER P3TDDE User s Manual B 6 Notes...
Страница 96: ...SUPER P3TDDE User s Manual C 2 Notes...