![ST ST802RT1A Скачать руководство пользователя страница 18](http://html1.mh-extra.com/html/st/st802rt1a/st802rt1a_operation-manual_1356154018.webp)
Registers and descriptors description
ST802RT1A, ST802RT1B
18/58
Doc ID 17049 Rev 1
6.2 Register
description
Table 9.
Abbreviations
Legend
Description
RW
Read/write
RO
Read only
SC
Self-clearing
P
Constant
STRAP
Bit with strap value
LH
Latched high
LL
Latched low
Table 10.
RN00 [0d00, 0x00]: Control register
Bit
Bit name
Description
Default
RW
type
Type
15
Soft
reset
1 -> software reset, reset in process
0 -> normal operation
This bit, which is self-clearing, returns 1 until the reset process
is complete. After this reset the configuration is not re-strapped.
0
RW
SC
14
Local loop-
back
1 -> Loop-back enabled
0 -> Normal operation
Local loop-back passes data from transmitting to receiving
serial conversion analog logic.
Strap
RW
-
13
Speed
selection
1 -> 100 Mb/s
0 -> 10 Mb/s
Ignored if auto-negotiation is enabled
Strap
RW
-
12
Auto-
negotiation
enable
1 -> Auto-negotiation is enabled
0 -> Auto-negotiation is disabled
Bits 8 and 13 of this register are ignored if this bit is set high.
Not available in FX-mode (auto-negotiation always disabled)
Strap
RW
-
11
Power-down
1 -> Power down
0 -> Normal operation
0
RW
-
10
Isolate
1 -> Isolates the core from the MII, with the exception of the
serial management
0 -> Normal operation.
When this bit is set to ‘1’, related pad outputs are forced to tri-
state, inputs are ignored.
MII isolate mode can be activated at initialization by strapping
00000 on physical address.
Strap
RW
-
9
Auto-
negotiation
restart
1 -> Restarts Auto-negotiation process (ignored if Auto-
negotiation is disabled)
0 -> Normal operation
0
RW
SC
8
Duplex mode
1 -> full-duplex operation
0 -> Half-duplex operation
Ignored if auto-negotiation is enabled
Strap
RW
-