52
HCD-DP700
53
CLTV
I
Control voltage input for master VCO.
54
FILO
O
Filter output for master PLL.
55
FILI
I
Filter input for master PLL.
56
PCO
O
Chage-pump output for master PLL.
57
AVDD3
—
Analog powr supply.
58
VSS
—
Ground.
59
VDD
—
Power supply.
60
DOUT
O
Not used.
61
LRCK
O
Not used.
62
PCMD
O
Not used.
63
BCK
O
Not used.
64
EMPH
O
Not used.
65
XVDD
—
Master clock power supply.
66
XTAI
I
X’tal oscillator circuit input.
67
XTAO
O
X’tal oscillator circuit output.
68
XVSS
—
Master clock ground.
69
AVDD1
—
Analog power supply.
70
AOUT1
O
Lch : Analog output.
71
AIN1
I
Lch : OPAMP input.
72
LOUT1
O
Lch : LINE output
73
AVSS1
—
Analog ground.
74
AVSS2
—
Analog ground.
75
LOUT2
O
Rch : LINE output.
76
AIN2
I
Rch : OPAMP input.
77
AOUT2
O
Rch : Analog output.
78
AVDD2
—
Analog power supply.
79
RMUT
O
Not used.
80
LMUT
O
Not used.
Function
Pin Name
Pin No.
I/O
Содержание HCD-DP700
Страница 37: ...37 37 HCD DP700 6 15 SCHEMATIC DIAGRAM FRONT AMP SECTION AEP US CND model Page 50 Page 30 Page 30 ...
Страница 39: ...39 39 HCD DP700 6 17 SCHEMATIC DIAGRAM FRONT AMP SECTION E51 MX model Page 50 Page 30 Page 30 Page 40 ...
Страница 40: ...HCD DP700 40 40 6 18 SCHEMATIC DIAGRAM SURROUND AMP SECTION Page 30 Page 39 Page 50 ...
Страница 44: ...HCD DP700 44 44 6 22 SCHEMATIC DIAGRAM PANEL 2 2 SECTION Page 43 Page 43 ...
Страница 46: ...HCD DP700 46 46 6 24 SCHEMATIC DIAGRAM LEAF SW SECTION Page 29 ...
Страница 48: ...HCD DP700 48 48 6 26 SCHEMATIC DIAGRAM DRIVER SECTION See page 61 for IC Block Diagrams Page 29 ...