SN32F760 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 117
Version 2.0
4.
If a match register contains the same value as the timer reset value (the PWM cycle length), then the PWM
output will be reset to HIGH on the next clock tick. Therefore, the PWM output will always consist of a one
clock tick wide low pulse with a period determined by the PWM cycle length.
5.
If a match register is set to zero, then the PWM output will go LOW the first time the timer goes back to zero
and will stay LOW continuously.
CT32Bn_MR0=60
0
100 (TC resets)
60
25
CT32Bn_MR1=25
PWM0
PWM1
CT32Bn_MR2=100
PWM2
CT32Bn_TC
Note:
When the match outputs are selected to perform as PWM outputs, the timer reset (MRnRST) and
register must be set to zero except for the match
register setting the PWM cycle length. For this register, set the MRnR bit to one to enable the timer
reset when the timer value matches the value of the corresponding match register.
Содержание SN32F755
Страница 218: ...SN32F760 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 218 Version 2 0 22 2 LQFP 64 PIN...
Страница 220: ...SN32F760 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 220 Version 2 0 22 4 QFN 46 PIN...
Страница 221: ...SN32F760 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 221 Version 2 0 22 5 QFN 33 PIN 5x5...