SN32F100 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 152
Version 1.9
0: Disable
1: Enable
13.7.23 ADC Setting 24 register (ADC_SET24)
Address Offset: 0x6E0
Bit
Name
Description
Attribute
Reset
31:7
Reserved
R
0
6:5
BOOST_AGC
Boost setting value when AGC is on.
R
-
4:0
PGA_AGC
PGA setting value when AGC is on.
R
-
13.8 CODEC DAC REGISTERS
Base Address: 0x4006 5000
Note: Codec DAC Registers are available only when codec mode is selected by I2SMOD=1.
13.8.1 DAC Setting 1 register (DAC_SET1)
Address Offset: 0x000
Bit
Name
Description
Attribute
Reset
31:8
Reserved
R
0
7
PD_DAC
DAC Power-down, active High
R/W
1
6
PD_CLK
CKGEN Power-down, active High
R/W
1
5
PD_IREF
IREF Circuit Power-down, active High
R/W
1
4:3
Reserved
R
0
2
PD_VREF
VREF Circuit Power-down, active High
R/W
1
1
VMIDSEL
Normal mode/Fast Start-up select
0 : Normal mode
1 : Fast Start-up mode
R/W
0
0
Reserved
R
0
13.8.2 DAC Setting 2 register (DAC_SET2)
Address Offset: 0x010
Bit
Name
Description
Attribute
Reset
31:8
Reserved
R
0
7:6
RMP[1:0]
Attenuation ramp rate
T= LRCK clock
RMP = 00 1T
RMP = 01 2T
RMP = 10 4T
RMP = 11 8T
If VOL[7:0] in DAC_SET3 is changed, then after (RMP) seconds, the DAC
output will start updating the volume.
R/W
0
5:3
Reserved
R
0
2
MUTX
Mute ON/OFF
1: Mute on
0 : Mute off
R/W
1
1
DAC_EN_IN
DAC Enable
1: Enable
0: Disable
R/W
0
0
SOFT_RSTN
Software reset digital circuit . low reset . one MCLK pulse trigger
R/W
1
13.8.3 DAC Setting 3 register (DAC_SET3)
Address Offset: 0x020
Содержание SN32F107
Страница 34: ...SN32F100 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 34 Version 1 9 0 Reserved R 0...
Страница 180: ...SN32F100 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 180 Version 1 9 20 2 LQFP 64 PIN...
Страница 181: ...SN32F100 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 181 Version 1 9 20 3 LQFP 80 PIN...