RS
T
OE
Si5340
÷
N
0n
N
0d
t
0
÷
N
2n
N
2d
÷
N
3n
N
3d
t
2
t
3
÷
N
1n
N
1d
t
1
IN_SEL[1:0]
XA
XB
IN0
IN0
IN1
IN1
IN2
IN2
LPF
PD
PLL
÷
M
n
M
d
Zero Delay
Mode
FB_IN
FB_IN
LOL
INTR
LO
SXAB
SD
A/SDIO
A1/SDO
SCLK
A0/CS
I2C_SEL
SPI/
I
2
C
NVM
Status
Monitors
Generator
Clock
÷P
0
÷P
1
÷P
2
÷P
fb
MultiSynth
÷R
0
÷R
2
÷R
3
÷R
1
OUT0
VDDO0
OUT0
OUT2
VDDO2
OUT2
OUT3
VDDO3
OUT3
OUT1
VDDO1
OUT1
Dividers/
Drivers
25MHz, 48-
54MHz
XTAL
OSC
÷Pxaxb
VDD
VD
DA
3
Figure 2.2. Si5340 Detailed Block Diagram
Si5341, Si5340 Rev D Family Reference Manual • Functional Description
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
11
Rev. 1.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021
11